VirtualBox

source: vbox/trunk/include/iprt/x86.h@ 97244

Last change on this file since 97244 was 97244, checked in by vboxsync, 3 years ago

x86.h: Added MSR_IA32_VMX_EXIT_CTLS2.

  • Property svn:eol-style set to native
  • Property svn:keywords set to Author Date Id Revision
File size: 183.9 KB
Line 
1/** @file
2 * IPRT - X86 and AMD64 Structures and Definitions.
3 *
4 * @note x86.mac is generated from this file by running 'kmk incs' in the root.
5 */
6
7/*
8 * Copyright (C) 2006-2022 Oracle and/or its affiliates.
9 *
10 * This file is part of VirtualBox base platform packages, as
11 * available from https://www.215389.xyz.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation, in version 3 of the
16 * License.
17 *
18 * This program is distributed in the hope that it will be useful, but
19 * WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
21 * General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, see <https://www.gnu.org/licenses>.
25 *
26 * The contents of this file may alternatively be used under the terms
27 * of the Common Development and Distribution License Version 1.0
28 * (CDDL), a copy of it is provided in the "COPYING.CDDL" file included
29 * in the VirtualBox distribution, in which case the provisions of the
30 * CDDL are applicable instead of those of the GPL.
31 *
32 * You may elect to license modified versions of this file under the
33 * terms and conditions of either the GPL or the CDDL or both.
34 *
35 * SPDX-License-Identifier: GPL-3.0-only OR CDDL-1.0
36 */
37
38#ifndef IPRT_INCLUDED_x86_h
39#define IPRT_INCLUDED_x86_h
40#ifndef RT_WITHOUT_PRAGMA_ONCE
41# pragma once
42#endif
43
44#ifndef VBOX_FOR_DTRACE_LIB
45# include <iprt/types.h>
46# include <iprt/assert.h>
47#else
48# pragma D depends_on library vbox-types.d
49#endif
50
51/** Workaround for Solaris sys/regset.h defining CS, DS and sys/controlregs.h
52 * defining MSR_IA32_FLUSH_CMD */
53#ifdef RT_OS_SOLARIS
54# undef CS
55# undef DS
56# undef MSR_IA32_FLUSH_CMD
57#endif
58
59/** @defgroup grp_rt_x86 x86 Types and Definitions
60 * @ingroup grp_rt
61 * @{
62 */
63
64#ifndef VBOX_FOR_DTRACE_LIB
65/**
66 * EFLAGS Bits.
67 */
68typedef struct X86EFLAGSBITS
69{
70 /** Bit 0 - CF - Carry flag - Status flag. */
71 unsigned u1CF : 1;
72 /** Bit 1 - 1 - Reserved flag. */
73 unsigned u1Reserved0 : 1;
74 /** Bit 2 - PF - Parity flag - Status flag. */
75 unsigned u1PF : 1;
76 /** Bit 3 - 0 - Reserved flag. */
77 unsigned u1Reserved1 : 1;
78 /** Bit 4 - AF - Auxiliary carry flag - Status flag. */
79 unsigned u1AF : 1;
80 /** Bit 5 - 0 - Reserved flag. */
81 unsigned u1Reserved2 : 1;
82 /** Bit 6 - ZF - Zero flag - Status flag. */
83 unsigned u1ZF : 1;
84 /** Bit 7 - SF - Signed flag - Status flag. */
85 unsigned u1SF : 1;
86 /** Bit 8 - TF - Trap flag - System flag. */
87 unsigned u1TF : 1;
88 /** Bit 9 - IF - Interrupt flag - System flag. */
89 unsigned u1IF : 1;
90 /** Bit 10 - DF - Direction flag - Control flag. */
91 unsigned u1DF : 1;
92 /** Bit 11 - OF - Overflow flag - Status flag. */
93 unsigned u1OF : 1;
94 /** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
95 unsigned u2IOPL : 2;
96 /** Bit 14 - NT - Nested task flag - System flag. */
97 unsigned u1NT : 1;
98 /** Bit 15 - 0 - Reserved flag. */
99 unsigned u1Reserved3 : 1;
100 /** Bit 16 - RF - Resume flag - System flag. */
101 unsigned u1RF : 1;
102 /** Bit 17 - VM - Virtual 8086 mode - System flag. */
103 unsigned u1VM : 1;
104 /** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
105 unsigned u1AC : 1;
106 /** Bit 19 - VIF - Virtual interrupt flag - System flag. */
107 unsigned u1VIF : 1;
108 /** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
109 unsigned u1VIP : 1;
110 /** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
111 unsigned u1ID : 1;
112 /** Bit 22-31 - 0 - Reserved flag. */
113 unsigned u10Reserved4 : 10;
114} X86EFLAGSBITS;
115/** Pointer to EFLAGS bits. */
116typedef X86EFLAGSBITS *PX86EFLAGSBITS;
117/** Pointer to const EFLAGS bits. */
118typedef const X86EFLAGSBITS *PCX86EFLAGSBITS;
119#endif /* !VBOX_FOR_DTRACE_LIB */
120
121/**
122 * EFLAGS.
123 */
124typedef union X86EFLAGS
125{
126 /** The plain unsigned view. */
127 uint32_t u;
128#ifndef VBOX_FOR_DTRACE_LIB
129 /** The bitfield view. */
130 X86EFLAGSBITS Bits;
131#endif
132 /** The 8-bit view. */
133 uint8_t au8[4];
134 /** The 16-bit view. */
135 uint16_t au16[2];
136 /** The 32-bit view. */
137 uint32_t au32[1];
138 /** The 32-bit view. */
139 uint32_t u32;
140} X86EFLAGS;
141/** Pointer to EFLAGS. */
142typedef X86EFLAGS *PX86EFLAGS;
143/** Pointer to const EFLAGS. */
144typedef const X86EFLAGS *PCX86EFLAGS;
145
146/**
147 * RFLAGS (32 upper bits are reserved).
148 */
149typedef union X86RFLAGS
150{
151 /** The plain unsigned view. */
152 uint64_t u;
153#ifndef VBOX_FOR_DTRACE_LIB
154 /** The bitfield view. */
155 X86EFLAGSBITS Bits;
156#endif
157 /** The 8-bit view. */
158 uint8_t au8[8];
159 /** The 16-bit view. */
160 uint16_t au16[4];
161 /** The 32-bit view. */
162 uint32_t au32[2];
163 /** The 64-bit view. */
164 uint64_t au64[1];
165 /** The 64-bit view. */
166 uint64_t u64;
167} X86RFLAGS;
168/** Pointer to RFLAGS. */
169typedef X86RFLAGS *PX86RFLAGS;
170/** Pointer to const RFLAGS. */
171typedef const X86RFLAGS *PCX86RFLAGS;
172
173
174/** @name EFLAGS
175 * @{
176 */
177/** Bit 0 - CF - Carry flag - Status flag. */
178#define X86_EFL_CF RT_BIT_32(0)
179#define X86_EFL_CF_BIT 0
180/** Bit 1 - Reserved, reads as 1. */
181#define X86_EFL_1 RT_BIT_32(1)
182/** Bit 2 - PF - Parity flag - Status flag. */
183#define X86_EFL_PF RT_BIT_32(2)
184#define X86_EFL_PF_BIT 2
185/** Bit 4 - AF - Auxiliary carry flag - Status flag. */
186#define X86_EFL_AF RT_BIT_32(4)
187#define X86_EFL_AF_BIT 4
188/** Bit 6 - ZF - Zero flag - Status flag. */
189#define X86_EFL_ZF RT_BIT_32(6)
190#define X86_EFL_ZF_BIT 6
191/** Bit 7 - SF - Signed flag - Status flag. */
192#define X86_EFL_SF RT_BIT_32(7)
193#define X86_EFL_SF_BIT 7
194/** Bit 8 - TF - Trap flag - System flag. */
195#define X86_EFL_TF RT_BIT_32(8)
196#define X86_EFL_TF_BIT 8
197/** Bit 9 - IF - Interrupt flag - System flag. */
198#define X86_EFL_IF RT_BIT_32(9)
199#define X86_EFL_IF_BIT 9
200/** Bit 10 - DF - Direction flag - Control flag. */
201#define X86_EFL_DF RT_BIT_32(10)
202#define X86_EFL_DF_BIT 10
203/** Bit 11 - OF - Overflow flag - Status flag. */
204#define X86_EFL_OF RT_BIT_32(11)
205#define X86_EFL_OF_BIT 11
206/** Bit 12-13 - IOPL - I/O privilege level flag - System flag. */
207#define X86_EFL_IOPL (RT_BIT_32(12) | RT_BIT_32(13))
208/** Bit 14 - NT - Nested task flag - System flag. */
209#define X86_EFL_NT RT_BIT_32(14)
210#define X86_EFL_NT_BIT 14
211/** Bit 16 - RF - Resume flag - System flag. */
212#define X86_EFL_RF RT_BIT_32(16)
213#define X86_EFL_RF_BIT 16
214/** Bit 17 - VM - Virtual 8086 mode - System flag. */
215#define X86_EFL_VM RT_BIT_32(17)
216#define X86_EFL_VM_BIT 17
217/** Bit 18 - AC - Alignment check flag - System flag. Works with CR0.AM. */
218#define X86_EFL_AC RT_BIT_32(18)
219#define X86_EFL_AC_BIT 18
220/** Bit 19 - VIF - Virtual interrupt flag - System flag. */
221#define X86_EFL_VIF RT_BIT_32(19)
222#define X86_EFL_VIF_BIT 19
223/** Bit 20 - VIP - Virtual interrupt pending flag - System flag. */
224#define X86_EFL_VIP RT_BIT_32(20)
225#define X86_EFL_VIP_BIT 20
226/** Bit 21 - ID - CPUID flag - System flag. If this responds to flipping CPUID is supported. */
227#define X86_EFL_ID RT_BIT_32(21)
228#define X86_EFL_ID_BIT 21
229/** All live bits. */
230#define X86_EFL_LIVE_MASK UINT32_C(0x003f7fd5)
231/** Read as 1 bits. */
232#define X86_EFL_RA1_MASK RT_BIT_32(1)
233/** Read as 0 bits, excluding bits 31:22.
234 * Bits 3, 5, 15, and 22 thru 31. */
235#define X86_EFL_RAZ_MASK UINT32_C(0xffc08028)
236/** Read as 0 bits, excluding bits 31:22.
237 * Bits 3, 5 and 15. */
238#define X86_EFL_RAZ_LO_MASK UINT32_C(0x00008028)
239/** IOPL shift. */
240#define X86_EFL_IOPL_SHIFT 12
241/** The IOPL level from the flags. */
242#define X86_EFL_GET_IOPL(efl) (((efl) >> X86_EFL_IOPL_SHIFT) & 3)
243/** Bits restored by popf */
244#define X86_EFL_POPF_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
245 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT | X86_EFL_AC | X86_EFL_ID )
246/** Bits restored by popf */
247#define X86_EFL_POPF_BITS_386 ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_TF | X86_EFL_IF \
248 | X86_EFL_DF | X86_EFL_OF | X86_EFL_IOPL | X86_EFL_NT )
249/** The status bits commonly updated by arithmetic instructions. */
250#define X86_EFL_STATUS_BITS ( X86_EFL_CF | X86_EFL_PF | X86_EFL_AF | X86_EFL_ZF | X86_EFL_SF | X86_EFL_OF )
251/** @} */
252
253
254/** CPUID Feature information - ECX.
255 * CPUID query with EAX=1.
256 */
257#ifndef VBOX_FOR_DTRACE_LIB
258typedef struct X86CPUIDFEATECX
259{
260 /** Bit 0 - SSE3 - Supports SSE3 or not. */
261 unsigned u1SSE3 : 1;
262 /** Bit 1 - PCLMULQDQ. */
263 unsigned u1PCLMULQDQ : 1;
264 /** Bit 2 - DS Area 64-bit layout. */
265 unsigned u1DTE64 : 1;
266 /** Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
267 unsigned u1Monitor : 1;
268 /** Bit 4 - CPL-DS - CPL Qualified Debug Store. */
269 unsigned u1CPLDS : 1;
270 /** Bit 5 - VMX - Virtual Machine Technology. */
271 unsigned u1VMX : 1;
272 /** Bit 6 - SMX: Safer Mode Extensions. */
273 unsigned u1SMX : 1;
274 /** Bit 7 - EST - Enh. SpeedStep Tech. */
275 unsigned u1EST : 1;
276 /** Bit 8 - TM2 - Terminal Monitor 2. */
277 unsigned u1TM2 : 1;
278 /** Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
279 unsigned u1SSSE3 : 1;
280 /** Bit 10 - CNTX-ID - L1 Context ID. */
281 unsigned u1CNTXID : 1;
282 /** Bit 11 - Reserved. */
283 unsigned u1Reserved1 : 1;
284 /** Bit 12 - FMA. */
285 unsigned u1FMA : 1;
286 /** Bit 13 - CX16 - CMPXCHG16B. */
287 unsigned u1CX16 : 1;
288 /** Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
289 unsigned u1TPRUpdate : 1;
290 /** Bit 15 - PDCM - Perf/Debug Capability MSR. */
291 unsigned u1PDCM : 1;
292 /** Bit 16 - Reserved. */
293 unsigned u1Reserved2 : 1;
294 /** Bit 17 - PCID - Process-context identifiers. */
295 unsigned u1PCID : 1;
296 /** Bit 18 - Direct Cache Access. */
297 unsigned u1DCA : 1;
298 /** Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
299 unsigned u1SSE4_1 : 1;
300 /** Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
301 unsigned u1SSE4_2 : 1;
302 /** Bit 21 - x2APIC. */
303 unsigned u1x2APIC : 1;
304 /** Bit 22 - MOVBE - Supports MOVBE. */
305 unsigned u1MOVBE : 1;
306 /** Bit 23 - POPCNT - Supports POPCNT. */
307 unsigned u1POPCNT : 1;
308 /** Bit 24 - TSC-Deadline. */
309 unsigned u1TSCDEADLINE : 1;
310 /** Bit 25 - AES. */
311 unsigned u1AES : 1;
312 /** Bit 26 - XSAVE - Supports XSAVE. */
313 unsigned u1XSAVE : 1;
314 /** Bit 27 - OSXSAVE - Supports OSXSAVE. */
315 unsigned u1OSXSAVE : 1;
316 /** Bit 28 - AVX - Supports AVX instruction extensions. */
317 unsigned u1AVX : 1;
318 /** Bit 29 - F16C - Supports 16-bit floating point conversion instructions. */
319 unsigned u1F16C : 1;
320 /** Bit 30 - RDRAND - Supports RDRAND. */
321 unsigned u1RDRAND : 1;
322 /** Bit 31 - Hypervisor present (we're a guest). */
323 unsigned u1HVP : 1;
324} X86CPUIDFEATECX;
325#else /* VBOX_FOR_DTRACE_LIB */
326typedef uint32_t X86CPUIDFEATECX;
327#endif /* VBOX_FOR_DTRACE_LIB */
328/** Pointer to CPUID Feature Information - ECX. */
329typedef X86CPUIDFEATECX *PX86CPUIDFEATECX;
330/** Pointer to const CPUID Feature Information - ECX. */
331typedef const X86CPUIDFEATECX *PCX86CPUIDFEATECX;
332
333
334/** CPUID Feature Information - EDX.
335 * CPUID query with EAX=1.
336 */
337#ifndef VBOX_FOR_DTRACE_LIB /* DTrace different (brain-dead from a C pov) bitfield implementation */
338typedef struct X86CPUIDFEATEDX
339{
340 /** Bit 0 - FPU - x87 FPU on Chip. */
341 unsigned u1FPU : 1;
342 /** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
343 unsigned u1VME : 1;
344 /** Bit 2 - DE - Debugging extensions. */
345 unsigned u1DE : 1;
346 /** Bit 3 - PSE - Page Size Extension. */
347 unsigned u1PSE : 1;
348 /** Bit 4 - TSC - Time Stamp Counter. */
349 unsigned u1TSC : 1;
350 /** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
351 unsigned u1MSR : 1;
352 /** Bit 6 - PAE - Physical Address Extension. */
353 unsigned u1PAE : 1;
354 /** Bit 7 - MCE - Machine Check Exception. */
355 unsigned u1MCE : 1;
356 /** Bit 8 - CX8 - CMPXCHG8B instruction. */
357 unsigned u1CX8 : 1;
358 /** Bit 9 - APIC - APIC On-Chip. */
359 unsigned u1APIC : 1;
360 /** Bit 10 - Reserved. */
361 unsigned u1Reserved1 : 1;
362 /** Bit 11 - SEP - SYSENTER and SYSEXIT. */
363 unsigned u1SEP : 1;
364 /** Bit 12 - MTRR - Memory Type Range Registers. */
365 unsigned u1MTRR : 1;
366 /** Bit 13 - PGE - PTE Global Bit. */
367 unsigned u1PGE : 1;
368 /** Bit 14 - MCA - Machine Check Architecture. */
369 unsigned u1MCA : 1;
370 /** Bit 15 - CMOV - Conditional Move Instructions. */
371 unsigned u1CMOV : 1;
372 /** Bit 16 - PAT - Page Attribute Table. */
373 unsigned u1PAT : 1;
374 /** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
375 unsigned u1PSE36 : 1;
376 /** Bit 18 - PSN - Processor Serial Number. */
377 unsigned u1PSN : 1;
378 /** Bit 19 - CLFSH - CLFLUSH Instruction. */
379 unsigned u1CLFSH : 1;
380 /** Bit 20 - Reserved. */
381 unsigned u1Reserved2 : 1;
382 /** Bit 21 - DS - Debug Store. */
383 unsigned u1DS : 1;
384 /** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
385 unsigned u1ACPI : 1;
386 /** Bit 23 - MMX - Intel MMX 'Technology'. */
387 unsigned u1MMX : 1;
388 /** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
389 unsigned u1FXSR : 1;
390 /** Bit 25 - SSE - SSE Support. */
391 unsigned u1SSE : 1;
392 /** Bit 26 - SSE2 - SSE2 Support. */
393 unsigned u1SSE2 : 1;
394 /** Bit 27 - SS - Self Snoop. */
395 unsigned u1SS : 1;
396 /** Bit 28 - HTT - Hyper-Threading Technology. */
397 unsigned u1HTT : 1;
398 /** Bit 29 - TM - Thermal Monitor. */
399 unsigned u1TM : 1;
400 /** Bit 30 - Reserved - . */
401 unsigned u1Reserved3 : 1;
402 /** Bit 31 - PBE - Pending Break Enabled. */
403 unsigned u1PBE : 1;
404} X86CPUIDFEATEDX;
405#else /* VBOX_FOR_DTRACE_LIB */
406typedef uint32_t X86CPUIDFEATEDX;
407#endif /* VBOX_FOR_DTRACE_LIB */
408/** Pointer to CPUID Feature Information - EDX. */
409typedef X86CPUIDFEATEDX *PX86CPUIDFEATEDX;
410/** Pointer to const CPUID Feature Information - EDX. */
411typedef const X86CPUIDFEATEDX *PCX86CPUIDFEATEDX;
412
413/** @name CPUID Vendor information.
414 * CPUID query with EAX=0.
415 * @{
416 */
417#define X86_CPUID_VENDOR_INTEL_EBX 0x756e6547 /* Genu */
418#define X86_CPUID_VENDOR_INTEL_ECX 0x6c65746e /* ntel */
419#define X86_CPUID_VENDOR_INTEL_EDX 0x49656e69 /* ineI */
420
421#define X86_CPUID_VENDOR_AMD_EBX 0x68747541 /* Auth */
422#define X86_CPUID_VENDOR_AMD_ECX 0x444d4163 /* cAMD */
423#define X86_CPUID_VENDOR_AMD_EDX 0x69746e65 /* enti */
424
425#define X86_CPUID_VENDOR_VIA_EBX 0x746e6543 /* Cent */
426#define X86_CPUID_VENDOR_VIA_ECX 0x736c7561 /* auls */
427#define X86_CPUID_VENDOR_VIA_EDX 0x48727561 /* aurH */
428
429#define X86_CPUID_VENDOR_SHANGHAI_EBX 0x68532020 /* Sh */
430#define X86_CPUID_VENDOR_SHANGHAI_ECX 0x20206961 /* ai */
431#define X86_CPUID_VENDOR_SHANGHAI_EDX 0x68676e61 /* angh */
432
433#define X86_CPUID_VENDOR_HYGON_EBX 0x6f677948 /* Hygo */
434#define X86_CPUID_VENDOR_HYGON_ECX 0x656e6975 /* uine */
435#define X86_CPUID_VENDOR_HYGON_EDX 0x6e65476e /* nGen */
436/** @} */
437
438
439/** @name CPUID Feature information.
440 * CPUID query with EAX=1.
441 * @{
442 */
443/** ECX Bit 0 - SSE3 - Supports SSE3 or not. */
444#define X86_CPUID_FEATURE_ECX_SSE3 RT_BIT_32(0)
445/** ECX Bit 1 - PCLMUL - PCLMULQDQ support (for AES-GCM). */
446#define X86_CPUID_FEATURE_ECX_PCLMUL RT_BIT_32(1)
447/** ECX Bit 2 - DTES64 - DS Area 64-bit Layout. */
448#define X86_CPUID_FEATURE_ECX_DTES64 RT_BIT_32(2)
449/** ECX Bit 3 - MONITOR - Supports MONITOR/MWAIT. */
450#define X86_CPUID_FEATURE_ECX_MONITOR RT_BIT_32(3)
451/** ECX Bit 4 - CPL-DS - CPL Qualified Debug Store. */
452#define X86_CPUID_FEATURE_ECX_CPLDS RT_BIT_32(4)
453/** ECX Bit 5 - VMX - Virtual Machine Technology. */
454#define X86_CPUID_FEATURE_ECX_VMX RT_BIT_32(5)
455/** ECX Bit 6 - SMX - Safer Mode Extensions. */
456#define X86_CPUID_FEATURE_ECX_SMX RT_BIT_32(6)
457/** ECX Bit 7 - EST - Enh. SpeedStep Tech. */
458#define X86_CPUID_FEATURE_ECX_EST RT_BIT_32(7)
459/** ECX Bit 8 - TM2 - Terminal Monitor 2. */
460#define X86_CPUID_FEATURE_ECX_TM2 RT_BIT_32(8)
461/** ECX Bit 9 - SSSE3 - Supplemental Streaming SIMD Extensions 3. */
462#define X86_CPUID_FEATURE_ECX_SSSE3 RT_BIT_32(9)
463/** ECX Bit 10 - CNTX-ID - L1 Context ID. */
464#define X86_CPUID_FEATURE_ECX_CNTXID RT_BIT_32(10)
465/** ECX Bit 11 - SDBG - Sillicon debug interface (IA32_DEBUG_INTERFACE MSR).
466 * See figure 3-6 and table 3-10, in intel Vol. 2A. from 2015-01-01. */
467#define X86_CPUID_FEATURE_ECX_SDBG RT_BIT_32(11)
468/** ECX Bit 12 - FMA. */
469#define X86_CPUID_FEATURE_ECX_FMA RT_BIT_32(12)
470/** ECX Bit 13 - CX16 - CMPXCHG16B. */
471#define X86_CPUID_FEATURE_ECX_CX16 RT_BIT_32(13)
472/** ECX Bit 14 - xTPR Update Control. Processor supports changing IA32_MISC_ENABLES[bit 23]. */
473#define X86_CPUID_FEATURE_ECX_TPRUPDATE RT_BIT_32(14)
474/** ECX Bit 15 - PDCM - Perf/Debug Capability MSR. */
475#define X86_CPUID_FEATURE_ECX_PDCM RT_BIT_32(15)
476/** ECX Bit 17 - PCID - Process-context identifiers. */
477#define X86_CPUID_FEATURE_ECX_PCID RT_BIT_32(17)
478/** ECX Bit 18 - DCA - Direct Cache Access. */
479#define X86_CPUID_FEATURE_ECX_DCA RT_BIT_32(18)
480/** ECX Bit 19 - SSE4_1 - Supports SSE4_1 or not. */
481#define X86_CPUID_FEATURE_ECX_SSE4_1 RT_BIT_32(19)
482/** ECX Bit 20 - SSE4_2 - Supports SSE4_2 or not. */
483#define X86_CPUID_FEATURE_ECX_SSE4_2 RT_BIT_32(20)
484/** ECX Bit 21 - x2APIC support. */
485#define X86_CPUID_FEATURE_ECX_X2APIC RT_BIT_32(21)
486/** ECX Bit 22 - MOVBE instruction. */
487#define X86_CPUID_FEATURE_ECX_MOVBE RT_BIT_32(22)
488/** ECX Bit 23 - POPCNT instruction. */
489#define X86_CPUID_FEATURE_ECX_POPCNT RT_BIT_32(23)
490/** ECX Bir 24 - TSC-Deadline. */
491#define X86_CPUID_FEATURE_ECX_TSCDEADL RT_BIT_32(24)
492/** ECX Bit 25 - AES instructions. */
493#define X86_CPUID_FEATURE_ECX_AES RT_BIT_32(25)
494/** ECX Bit 26 - XSAVE instruction. */
495#define X86_CPUID_FEATURE_ECX_XSAVE RT_BIT_32(26)
496/** ECX Bit 27 - Copy of CR4.OSXSAVE. */
497#define X86_CPUID_FEATURE_ECX_OSXSAVE RT_BIT_32(27)
498/** ECX Bit 28 - AVX. */
499#define X86_CPUID_FEATURE_ECX_AVX RT_BIT_32(28)
500/** ECX Bit 29 - F16C - Half-precision convert instruction support. */
501#define X86_CPUID_FEATURE_ECX_F16C RT_BIT_32(29)
502/** ECX Bit 30 - RDRAND instruction. */
503#define X86_CPUID_FEATURE_ECX_RDRAND RT_BIT_32(30)
504/** ECX Bit 31 - Hypervisor Present (software only). */
505#define X86_CPUID_FEATURE_ECX_HVP RT_BIT_32(31)
506
507
508/** Bit 0 - FPU - x87 FPU on Chip. */
509#define X86_CPUID_FEATURE_EDX_FPU RT_BIT_32(0)
510/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
511#define X86_CPUID_FEATURE_EDX_VME RT_BIT_32(1)
512/** Bit 2 - DE - Debugging extensions. */
513#define X86_CPUID_FEATURE_EDX_DE RT_BIT_32(2)
514/** Bit 3 - PSE - Page Size Extension. */
515#define X86_CPUID_FEATURE_EDX_PSE RT_BIT_32(3)
516#define X86_CPUID_FEATURE_EDX_PSE_BIT 3 /**< Bit number for X86_CPUID_FEATURE_EDX_PSE. */
517/** Bit 4 - TSC - Time Stamp Counter. */
518#define X86_CPUID_FEATURE_EDX_TSC RT_BIT_32(4)
519/** Bit 5 - MSR - Model Specific Registers RDMSR and WRMSR Instructions. */
520#define X86_CPUID_FEATURE_EDX_MSR RT_BIT_32(5)
521/** Bit 6 - PAE - Physical Address Extension. */
522#define X86_CPUID_FEATURE_EDX_PAE RT_BIT_32(6)
523#define X86_CPUID_FEATURE_EDX_PAE_BIT 6 /**< Bit number for X86_CPUID_FEATURE_EDX_PAE. */
524/** Bit 7 - MCE - Machine Check Exception. */
525#define X86_CPUID_FEATURE_EDX_MCE RT_BIT_32(7)
526/** Bit 8 - CX8 - CMPXCHG8B instruction. */
527#define X86_CPUID_FEATURE_EDX_CX8 RT_BIT_32(8)
528/** Bit 9 - APIC - APIC On-Chip. */
529#define X86_CPUID_FEATURE_EDX_APIC RT_BIT_32(9)
530/** Bit 11 - SEP - SYSENTER and SYSEXIT Present. */
531#define X86_CPUID_FEATURE_EDX_SEP RT_BIT_32(11)
532/** Bit 12 - MTRR - Memory Type Range Registers. */
533#define X86_CPUID_FEATURE_EDX_MTRR RT_BIT_32(12)
534/** Bit 13 - PGE - PTE Global Bit. */
535#define X86_CPUID_FEATURE_EDX_PGE RT_BIT_32(13)
536/** Bit 14 - MCA - Machine Check Architecture. */
537#define X86_CPUID_FEATURE_EDX_MCA RT_BIT_32(14)
538/** Bit 15 - CMOV - Conditional Move Instructions. */
539#define X86_CPUID_FEATURE_EDX_CMOV RT_BIT_32(15)
540/** Bit 16 - PAT - Page Attribute Table. */
541#define X86_CPUID_FEATURE_EDX_PAT RT_BIT_32(16)
542/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
543#define X86_CPUID_FEATURE_EDX_PSE36 RT_BIT_32(17)
544/** Bit 18 - PSN - Processor Serial Number. */
545#define X86_CPUID_FEATURE_EDX_PSN RT_BIT_32(18)
546/** Bit 19 - CLFSH - CLFLUSH Instruction. */
547#define X86_CPUID_FEATURE_EDX_CLFSH RT_BIT_32(19)
548/** Bit 21 - DS - Debug Store. */
549#define X86_CPUID_FEATURE_EDX_DS RT_BIT_32(21)
550/** Bit 22 - ACPI - Thermal Monitor and Software Controlled Clock Facilities. */
551#define X86_CPUID_FEATURE_EDX_ACPI RT_BIT_32(22)
552/** Bit 23 - MMX - Intel MMX Technology. */
553#define X86_CPUID_FEATURE_EDX_MMX RT_BIT_32(23)
554/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
555#define X86_CPUID_FEATURE_EDX_FXSR RT_BIT_32(24)
556/** Bit 25 - SSE - SSE Support. */
557#define X86_CPUID_FEATURE_EDX_SSE RT_BIT_32(25)
558/** Bit 26 - SSE2 - SSE2 Support. */
559#define X86_CPUID_FEATURE_EDX_SSE2 RT_BIT_32(26)
560/** Bit 27 - SS - Self Snoop. */
561#define X86_CPUID_FEATURE_EDX_SS RT_BIT_32(27)
562/** Bit 28 - HTT - Hyper-Threading Technology. */
563#define X86_CPUID_FEATURE_EDX_HTT RT_BIT_32(28)
564/** Bit 29 - TM - Therm. Monitor. */
565#define X86_CPUID_FEATURE_EDX_TM RT_BIT_32(29)
566/** Bit 31 - PBE - Pending Break Enabled. */
567#define X86_CPUID_FEATURE_EDX_PBE RT_BIT_32(31)
568/** @} */
569
570/** @name CPUID mwait/monitor information.
571 * CPUID query with EAX=5.
572 * @{
573 */
574/** ECX Bit 0 - MWAITEXT - Supports mwait/monitor extensions or not. */
575#define X86_CPUID_MWAIT_ECX_EXT RT_BIT_32(0)
576/** ECX Bit 1 - MWAITBREAK - Break mwait for external interrupt even if EFLAGS.IF=0. */
577#define X86_CPUID_MWAIT_ECX_BREAKIRQIF0 RT_BIT_32(1)
578/** @} */
579
580
581/** @name CPUID Structured Extended Feature information.
582 * CPUID query with EAX=7.
583 * @{
584 */
585/** EBX Bit 0 - FSGSBASE - Supports RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE. */
586#define X86_CPUID_STEXT_FEATURE_EBX_FSGSBASE RT_BIT_32(0)
587/** EBX Bit 1 - TSCADJUST - Supports MSR_IA32_TSC_ADJUST. */
588#define X86_CPUID_STEXT_FEATURE_EBX_TSC_ADJUST RT_BIT_32(1)
589/** EBX Bit 2 - SGX - Supports Software Guard Extensions . */
590#define X86_CPUID_STEXT_FEATURE_EBX_SGX RT_BIT_32(2)
591/** EBX Bit 3 - BMI1 - Advanced Bit Manipulation extension 1. */
592#define X86_CPUID_STEXT_FEATURE_EBX_BMI1 RT_BIT_32(3)
593/** EBX Bit 4 - HLE - Hardware Lock Elision. */
594#define X86_CPUID_STEXT_FEATURE_EBX_HLE RT_BIT_32(4)
595/** EBX Bit 5 - AVX2 - Advanced Vector Extensions 2. */
596#define X86_CPUID_STEXT_FEATURE_EBX_AVX2 RT_BIT_32(5)
597/** EBX Bit 6 - FDP_EXCPTN_ONLY - FPU data pointer only updated on exceptions if set. */
598#define X86_CPUID_STEXT_FEATURE_EBX_FDP_EXCPTN_ONLY RT_BIT_32(6)
599/** EBX Bit 7 - SMEP - Supervisor Mode Execution Prevention. */
600#define X86_CPUID_STEXT_FEATURE_EBX_SMEP RT_BIT_32(7)
601/** EBX Bit 8 - BMI2 - Advanced Bit Manipulation extension 2. */
602#define X86_CPUID_STEXT_FEATURE_EBX_BMI2 RT_BIT_32(8)
603/** EBX Bit 9 - ERMS - Supports Enhanced REP MOVSB/STOSB. */
604#define X86_CPUID_STEXT_FEATURE_EBX_ERMS RT_BIT_32(9)
605/** EBX Bit 10 - INVPCID - Supports INVPCID. */
606#define X86_CPUID_STEXT_FEATURE_EBX_INVPCID RT_BIT_32(10)
607/** EBX Bit 11 - RTM - Supports Restricted Transactional Memory. */
608#define X86_CPUID_STEXT_FEATURE_EBX_RTM RT_BIT_32(11)
609/** EBX Bit 12 - PQM - Supports Platform Quality of Service Monitoring. */
610#define X86_CPUID_STEXT_FEATURE_EBX_PQM RT_BIT_32(12)
611/** EBX Bit 13 - DEPFPU_CS_DS - Deprecates FPU CS, FPU DS values if set. */
612#define X86_CPUID_STEXT_FEATURE_EBX_DEPR_FPU_CS_DS RT_BIT_32(13)
613/** EBX Bit 14 - MPE - Supports Intel Memory Protection Extensions. */
614#define X86_CPUID_STEXT_FEATURE_EBX_MPE RT_BIT_32(14)
615/** EBX Bit 15 - PQE - Supports Platform Quality of Service Enforcement. */
616#define X86_CPUID_STEXT_FEATURE_EBX_PQE RT_BIT_32(15)
617/** EBX Bit 16 - AVX512F - Supports AVX512F. */
618#define X86_CPUID_STEXT_FEATURE_EBX_AVX512F RT_BIT_32(16)
619/** EBX Bit 18 - RDSEED - Supports RDSEED. */
620#define X86_CPUID_STEXT_FEATURE_EBX_RDSEED RT_BIT_32(18)
621/** EBX Bit 19 - ADX - Supports ADCX/ADOX. */
622#define X86_CPUID_STEXT_FEATURE_EBX_ADX RT_BIT_32(19)
623/** EBX Bit 20 - SMAP - Supports Supervisor Mode Access Prevention. */
624#define X86_CPUID_STEXT_FEATURE_EBX_SMAP RT_BIT_32(20)
625/** EBX Bit 23 - CLFLUSHOPT - Supports CLFLUSHOPT (Cache Line Flush). */
626#define X86_CPUID_STEXT_FEATURE_EBX_CLFLUSHOPT RT_BIT_32(23)
627/** EBX Bit 25 - INTEL_PT - Supports Intel Processor Trace. */
628#define X86_CPUID_STEXT_FEATURE_EBX_INTEL_PT RT_BIT_32(25)
629/** EBX Bit 26 - AVX512PF - Supports AVX512PF. */
630#define X86_CPUID_STEXT_FEATURE_EBX_AVX512PF RT_BIT_32(26)
631/** EBX Bit 27 - AVX512ER - Supports AVX512ER. */
632#define X86_CPUID_STEXT_FEATURE_EBX_AVX512ER RT_BIT_32(27)
633/** EBX Bit 28 - AVX512CD - Supports AVX512CD. */
634#define X86_CPUID_STEXT_FEATURE_EBX_AVX512CD RT_BIT_32(28)
635/** EBX Bit 29 - SHA - Supports Secure Hash Algorithm extensions. */
636#define X86_CPUID_STEXT_FEATURE_EBX_SHA RT_BIT_32(29)
637
638/** ECX Bit 0 - PREFETCHWT1 - Supports the PREFETCHWT1 instruction. */
639#define X86_CPUID_STEXT_FEATURE_ECX_PREFETCHWT1 RT_BIT_32(0)
640/** ECX Bit 2 - UIMP - Supports user mode instruction prevention. */
641#define X86_CPUID_STEXT_FEATURE_ECX_UMIP RT_BIT_32(2)
642/** ECX Bit 3 - PKU - Supports protection keys for user-mode pages. */
643#define X86_CPUID_STEXT_FEATURE_ECX_PKU RT_BIT_32(3)
644/** ECX Bit 4 - OSPKE - Protection keys for user mode pages enabled. */
645#define X86_CPUID_STEXT_FEATURE_ECX_OSPKE RT_BIT_32(4)
646/** ECX Bits 17-21 - MAWAU - Value used by BNDLDX and BNDSTX. */
647#define X86_CPUID_STEXT_FEATURE_ECX_MAWAU UINT32_C(0x003e0000)
648/** ECX Bit 22 - RDPID - Support pread process ID. */
649#define X86_CPUID_STEXT_FEATURE_ECX_RDPID RT_BIT_32(2)
650/** ECX Bit 30 - SGX_LC - Supports SGX launch configuration. */
651#define X86_CPUID_STEXT_FEATURE_ECX_SGX_LC RT_BIT_32(30)
652
653/** EDX Bit 10 - MD_CLEAR - Supports flushing MDS related buffers. */
654#define X86_CPUID_STEXT_FEATURE_EDX_MD_CLEAR RT_BIT_32(10)
655/** EDX Bit 26 - IBRS & IBPB - Supports the IBRS flag in IA32_SPEC_CTRL and
656 * IBPB command in IA32_PRED_CMD. */
657#define X86_CPUID_STEXT_FEATURE_EDX_IBRS_IBPB RT_BIT_32(26)
658/** EDX Bit 27 - IBRS & IBPB - Supports the STIBP flag in IA32_SPEC_CTRL. */
659#define X86_CPUID_STEXT_FEATURE_EDX_STIBP RT_BIT_32(27)
660/** EDX Bit 28 - FLUSH_CMD - Supports IA32_FLUSH_CMD MSR. */
661#define X86_CPUID_STEXT_FEATURE_EDX_FLUSH_CMD RT_BIT_32(28)
662/** EDX Bit 29 - ARCHCAP - Supports the IA32_ARCH_CAPABILITIES MSR. */
663#define X86_CPUID_STEXT_FEATURE_EDX_ARCHCAP RT_BIT_32(29)
664/** EDX Bit 31 - SSBD - Supports the SSBD flag in IA32_SPEC_CTRL. */
665#define X86_CPUID_STEXT_FEATURE_EDX_SSBD RT_BIT_32(31)
666
667/** @} */
668
669
670/** @name CPUID Extended Feature information.
671 * CPUID query with EAX=0x80000001.
672 * @{
673 */
674/** ECX Bit 0 - LAHF/SAHF support in 64-bit mode. */
675#define X86_CPUID_EXT_FEATURE_ECX_LAHF_SAHF RT_BIT_32(0)
676
677/** EDX Bit 11 - SYSCALL/SYSRET. */
678#define X86_CPUID_EXT_FEATURE_EDX_SYSCALL RT_BIT_32(11)
679/** EDX Bit 20 - No-Execute/Execute-Disable. */
680#define X86_CPUID_EXT_FEATURE_EDX_NX RT_BIT_32(20)
681/** EDX Bit 26 - 1 GB large page. */
682#define X86_CPUID_EXT_FEATURE_EDX_PAGE1GB RT_BIT_32(26)
683/** EDX Bit 27 - RDTSCP. */
684#define X86_CPUID_EXT_FEATURE_EDX_RDTSCP RT_BIT_32(27)
685/** EDX Bit 29 - AMD Long Mode/Intel-64 Instructions. */
686#define X86_CPUID_EXT_FEATURE_EDX_LONG_MODE RT_BIT_32(29)
687/** @}*/
688
689/** @name CPUID AMD Feature information.
690 * CPUID query with EAX=0x80000001.
691 * @{
692 */
693/** Bit 0 - FPU - x87 FPU on Chip. */
694#define X86_CPUID_AMD_FEATURE_EDX_FPU RT_BIT_32(0)
695/** Bit 1 - VME - Virtual 8086 Mode Enhancements. */
696#define X86_CPUID_AMD_FEATURE_EDX_VME RT_BIT_32(1)
697/** Bit 2 - DE - Debugging extensions. */
698#define X86_CPUID_AMD_FEATURE_EDX_DE RT_BIT_32(2)
699/** Bit 3 - PSE - Page Size Extension. */
700#define X86_CPUID_AMD_FEATURE_EDX_PSE RT_BIT_32(3)
701/** Bit 4 - TSC - Time Stamp Counter. */
702#define X86_CPUID_AMD_FEATURE_EDX_TSC RT_BIT_32(4)
703/** Bit 5 - MSR - K86 Model Specific Registers RDMSR and WRMSR Instructions. */
704#define X86_CPUID_AMD_FEATURE_EDX_MSR RT_BIT_32(5)
705/** Bit 6 - PAE - Physical Address Extension. */
706#define X86_CPUID_AMD_FEATURE_EDX_PAE RT_BIT_32(6)
707/** Bit 7 - MCE - Machine Check Exception. */
708#define X86_CPUID_AMD_FEATURE_EDX_MCE RT_BIT_32(7)
709/** Bit 8 - CX8 - CMPXCHG8B instruction. */
710#define X86_CPUID_AMD_FEATURE_EDX_CX8 RT_BIT_32(8)
711/** Bit 9 - APIC - APIC On-Chip. */
712#define X86_CPUID_AMD_FEATURE_EDX_APIC RT_BIT_32(9)
713/** Bit 12 - MTRR - Memory Type Range Registers. */
714#define X86_CPUID_AMD_FEATURE_EDX_MTRR RT_BIT_32(12)
715/** Bit 13 - PGE - PTE Global Bit. */
716#define X86_CPUID_AMD_FEATURE_EDX_PGE RT_BIT_32(13)
717/** Bit 14 - MCA - Machine Check Architecture. */
718#define X86_CPUID_AMD_FEATURE_EDX_MCA RT_BIT_32(14)
719/** Bit 15 - CMOV - Conditional Move Instructions. */
720#define X86_CPUID_AMD_FEATURE_EDX_CMOV RT_BIT_32(15)
721/** Bit 16 - PAT - Page Attribute Table. */
722#define X86_CPUID_AMD_FEATURE_EDX_PAT RT_BIT_32(16)
723/** Bit 17 - PSE-36 - 36-bit Page Size Extension. */
724#define X86_CPUID_AMD_FEATURE_EDX_PSE36 RT_BIT_32(17)
725/** Bit 22 - AXMMX - AMD Extensions to MMX Instructions. */
726#define X86_CPUID_AMD_FEATURE_EDX_AXMMX RT_BIT_32(22)
727/** Bit 23 - MMX - Intel MMX Technology. */
728#define X86_CPUID_AMD_FEATURE_EDX_MMX RT_BIT_32(23)
729/** Bit 24 - FXSR - FXSAVE and FXRSTOR Instructions. */
730#define X86_CPUID_AMD_FEATURE_EDX_FXSR RT_BIT_32(24)
731/** Bit 25 - FFXSR - AMD fast FXSAVE and FXRSTOR Instructions. */
732#define X86_CPUID_AMD_FEATURE_EDX_FFXSR RT_BIT_32(25)
733/** Bit 30 - 3DNOWEXT - AMD Extensions to 3DNow. */
734#define X86_CPUID_AMD_FEATURE_EDX_3DNOW_EX RT_BIT_32(30)
735/** Bit 31 - 3DNOW - AMD 3DNow. */
736#define X86_CPUID_AMD_FEATURE_EDX_3DNOW RT_BIT_32(31)
737
738/** Bit 1 - CmpLegacy - Core multi-processing legacy mode. */
739#define X86_CPUID_AMD_FEATURE_ECX_CMPL RT_BIT_32(1)
740/** Bit 2 - SVM - AMD VM extensions. */
741#define X86_CPUID_AMD_FEATURE_ECX_SVM RT_BIT_32(2)
742/** Bit 3 - EXTAPIC - AMD extended APIC registers starting at 0x400. */
743#define X86_CPUID_AMD_FEATURE_ECX_EXT_APIC RT_BIT_32(3)
744/** Bit 4 - CR8L - AMD LOCK MOV CR0 means MOV CR8. */
745#define X86_CPUID_AMD_FEATURE_ECX_CR8L RT_BIT_32(4)
746/** Bit 5 - ABM - AMD Advanced bit manipulation. LZCNT instruction support. */
747#define X86_CPUID_AMD_FEATURE_ECX_ABM RT_BIT_32(5)
748/** Bit 6 - SSE4A - AMD EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support. */
749#define X86_CPUID_AMD_FEATURE_ECX_SSE4A RT_BIT_32(6)
750/** Bit 7 - MISALIGNSSE - AMD Misaligned SSE mode. */
751#define X86_CPUID_AMD_FEATURE_ECX_MISALNSSE RT_BIT_32(7)
752/** Bit 8 - 3DNOWPRF - AMD PREFETCH and PREFETCHW instruction support. */
753#define X86_CPUID_AMD_FEATURE_ECX_3DNOWPRF RT_BIT_32(8)
754/** Bit 9 - OSVW - AMD OS visible workaround. */
755#define X86_CPUID_AMD_FEATURE_ECX_OSVW RT_BIT_32(9)
756/** Bit 10 - IBS - Instruct based sampling. */
757#define X86_CPUID_AMD_FEATURE_ECX_IBS RT_BIT_32(10)
758/** Bit 11 - XOP - Extended operation support (see APM6). */
759#define X86_CPUID_AMD_FEATURE_ECX_XOP RT_BIT_32(11)
760/** Bit 12 - SKINIT - AMD SKINIT: SKINIT, STGI, and DEV support. */
761#define X86_CPUID_AMD_FEATURE_ECX_SKINIT RT_BIT_32(12)
762/** Bit 13 - WDT - AMD Watchdog timer support. */
763#define X86_CPUID_AMD_FEATURE_ECX_WDT RT_BIT_32(13)
764/** Bit 15 - LWP - Lightweight profiling support. */
765#define X86_CPUID_AMD_FEATURE_ECX_LWP RT_BIT_32(15)
766/** Bit 16 - FMA4 - Four operand FMA instruction support. */
767#define X86_CPUID_AMD_FEATURE_ECX_FMA4 RT_BIT_32(16)
768/** Bit 19 - NodeId - Indicates support for
769 * MSR_C001_100C[NodeId,NodesPerProcessr]. */
770#define X86_CPUID_AMD_FEATURE_ECX_NODEID RT_BIT_32(19)
771/** Bit 21 - TBM - Trailing bit manipulation instruction support. */
772#define X86_CPUID_AMD_FEATURE_ECX_TBM RT_BIT_32(21)
773/** Bit 22 - TopologyExtensions - . */
774#define X86_CPUID_AMD_FEATURE_ECX_TOPOEXT RT_BIT_32(22)
775/** @} */
776
777
778/** @name CPUID AMD Feature information.
779 * CPUID query with EAX=0x80000007.
780 * @{
781 */
782/** Bit 0 - TS - Temperature Sensor. */
783#define X86_CPUID_AMD_ADVPOWER_EDX_TS RT_BIT_32(0)
784/** Bit 1 - FID - Frequency ID Control. */
785#define X86_CPUID_AMD_ADVPOWER_EDX_FID RT_BIT_32(1)
786/** Bit 2 - VID - Voltage ID Control. */
787#define X86_CPUID_AMD_ADVPOWER_EDX_VID RT_BIT_32(2)
788/** Bit 3 - TTP - THERMTRIP. */
789#define X86_CPUID_AMD_ADVPOWER_EDX_TTP RT_BIT_32(3)
790/** Bit 4 - TM - Hardware Thermal Control. */
791#define X86_CPUID_AMD_ADVPOWER_EDX_TM RT_BIT_32(4)
792/** Bit 5 - STC - Software Thermal Control. */
793#define X86_CPUID_AMD_ADVPOWER_EDX_STC RT_BIT_32(5)
794/** Bit 6 - MC - 100 Mhz Multiplier Control. */
795#define X86_CPUID_AMD_ADVPOWER_EDX_MC RT_BIT_32(6)
796/** Bit 7 - HWPSTATE - Hardware P-State Control. */
797#define X86_CPUID_AMD_ADVPOWER_EDX_HWPSTATE RT_BIT_32(7)
798/** Bit 8 - TSCINVAR - TSC Invariant. */
799#define X86_CPUID_AMD_ADVPOWER_EDX_TSCINVAR RT_BIT_32(8)
800/** Bit 9 - CPB - TSC Invariant. */
801#define X86_CPUID_AMD_ADVPOWER_EDX_CPB RT_BIT_32(9)
802/** Bit 10 - EffFreqRO - MPERF/APERF. */
803#define X86_CPUID_AMD_ADVPOWER_EDX_EFRO RT_BIT_32(10)
804/** Bit 11 - PFI - Processor feedback interface (see EAX). */
805#define X86_CPUID_AMD_ADVPOWER_EDX_PFI RT_BIT_32(11)
806/** Bit 12 - PA - Processor accumulator (MSR c001_007a). */
807#define X86_CPUID_AMD_ADVPOWER_EDX_PA RT_BIT_32(12)
808/** @} */
809
810
811/** @name CPUID AMD extended feature extensions ID (EBX).
812 * CPUID query with EAX=0x80000008.
813 * @{
814 */
815/** Bit 0 - CLZERO - Clear zero instruction. */
816#define X86_CPUID_AMD_EFEID_EBX_CLZERO RT_BIT_32(0)
817/** Bit 1 - IRPerf - Instructions retired count support. */
818#define X86_CPUID_AMD_EFEID_EBX_IRPERF RT_BIT_32(1)
819/** Bit 2 - XSaveErPtr - Always XSAVE* and XRSTR* error pointers. */
820#define X86_CPUID_AMD_EFEID_EBX_XSAVE_ER_PTR RT_BIT_32(2)
821/** Bit 4 - RDPRU - Supports the RDPRU instruction. */
822#define X86_CPUID_AMD_EFEID_EBX_RDPRU RT_BIT_32(4)
823/** Bit 8 - MCOMMIT - Supports the MCOMMIT instruction. */
824#define X86_CPUID_AMD_EFEID_EBX_MCOMMIT RT_BIT_32(8)
825/* AMD pipeline length: 9 feature bits ;-) */
826/** Bit 12 - IBPB - Supports the IBPB command in IA32_PRED_CMD. */
827#define X86_CPUID_AMD_EFEID_EBX_IBPB RT_BIT_32(12)
828/** Bit 14 - IBRS - Supports the IBRS bit in IA32_SPEC_CTRL. */
829#define X86_CPUID_AMD_EFEID_EBX_IBRS RT_BIT_32(14)
830/** Bit 15 - STIBP - Supports the STIBP bit in IA32_SPEC_CTRL. */
831#define X86_CPUID_AMD_EFEID_EBX_STIBP RT_BIT_32(15)
832/** Bit 16 - IBRS always on mode - IBRS should be set once during boot only. */
833#define X86_CPUID_AMD_EFEID_EBX_IBRS_ALWAYS_ON RT_BIT_32(16)
834/** Bit 17 - STIBP always on mode - STIBP should be set once during boot only. */
835#define X86_CPUID_AMD_EFEID_EBX_STIBP_ALWAYS_ON RT_BIT_32(17)
836/** Bit 18 - IBRS preferred - IBRS is preferred over software mitigations. */
837#define X86_CPUID_AMD_EFEID_EBX_IBRS_PREFERRED RT_BIT_32(18)
838/** Bit 24 - Speculative Store Bypass Disable supported in SPEC_CTL. */
839#define X86_CPUID_AMD_EFEID_EBX_SPEC_CTRL_SSBD RT_BIT_32(24)
840/** Bit 25 - Speculative Store Bypass Disable supported in VIRT_SPEC_CTL. */
841#define X86_CPUID_AMD_EFEID_EBX_VIRT_SPEC_CTRL_SSBD RT_BIT_32(25)
842/** Bit 26 - Speculative Store Bypass Disable not required. */
843#define X86_CPUID_AMD_EFEID_EBX_NO_SSBD_REQUIRED RT_BIT_32(26)
844/** @} */
845
846
847/** @name CPUID AMD SVM Feature information.
848 * CPUID query with EAX=0x8000000a.
849 * @{
850 */
851/** Bit 0 - NP - Nested Paging supported. */
852#define X86_CPUID_SVM_FEATURE_EDX_NESTED_PAGING RT_BIT(0)
853/** Bit 1 - LbrVirt - Support for saving five debug MSRs. */
854#define X86_CPUID_SVM_FEATURE_EDX_LBR_VIRT RT_BIT(1)
855/** Bit 2 - SVML - SVM locking bit supported. */
856#define X86_CPUID_SVM_FEATURE_EDX_SVM_LOCK RT_BIT(2)
857/** Bit 3 - NRIPS - Saving the next instruction pointer is supported. */
858#define X86_CPUID_SVM_FEATURE_EDX_NRIP_SAVE RT_BIT(3)
859/** Bit 4 - TscRateMsr - Support for MSR TSC ratio. */
860#define X86_CPUID_SVM_FEATURE_EDX_TSC_RATE_MSR RT_BIT(4)
861/** Bit 5 - VmcbClean - Support VMCB clean bits. */
862#define X86_CPUID_SVM_FEATURE_EDX_VMCB_CLEAN RT_BIT(5)
863/** Bit 6 - FlushByAsid - Indicate TLB flushing for current ASID only, and that
864 * VMCB.TLB_Control is supported. */
865#define X86_CPUID_SVM_FEATURE_EDX_FLUSH_BY_ASID RT_BIT(6)
866/** Bit 7 - DecodeAssists - Indicate decode assists is supported. */
867#define X86_CPUID_SVM_FEATURE_EDX_DECODE_ASSISTS RT_BIT(7)
868/** Bit 10 - PauseFilter - Indicates support for the PAUSE intercept filter. */
869#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER RT_BIT(10)
870/** Bit 12 - PauseFilterThreshold - Indicates support for the PAUSE
871 * intercept filter cycle count threshold. */
872#define X86_CPUID_SVM_FEATURE_EDX_PAUSE_FILTER_THRESHOLD RT_BIT(12)
873/** Bit 13 - AVIC - Advanced Virtual Interrupt Controller. */
874#define X86_CPUID_SVM_FEATURE_EDX_AVIC RT_BIT(13)
875/** Bit 15 - VMSAVEvirt - Supports virtualized VMSAVE/VMLOAD. */
876#define X86_CPUID_SVM_FEATURE_EDX_VIRT_VMSAVE_VMLOAD RT_BIT(15)
877/** Bit 16 - VGIF - Supports virtualized GIF. */
878#define X86_CPUID_SVM_FEATURE_EDX_VGIF RT_BIT(16)
879/** Bit 17 - GMET - Supports Guest Mode Execute Trap Extensions. */
880#define X86_CPUID_SVM_FEATURE_EDX_GMET RT_BIT(17)
881/** Bit 19 - SSSCheck - SVM supervisor shadow stack restrictions. */
882#define X86_CPUID_SVM_FEATURE_EDX_SSSCHECK RT_BIT(19)
883/** Bit 20 - SpecCtrl - Supports SPEC_CTRL Virtualization. */
884#define X86_CPUID_SVM_FEATURE_EDX_SPEC_CTRL RT_BIT(20)
885/** Bit 23 - HOST_MCE_OVERRIDE - Supports host \#MC exception override. */
886#define X86_CPUID_SVM_FEATURE_EDX_HOST_MCE_OVERRIDE RT_BIT(23)
887/** Bit 24 - TlbiCtl - Supports INVLPGB/TLBSYNC in VMCB and TLBSYNC intercept. */
888#define X86_CPUID_SVM_FEATURE_EDX_TLBICTL RT_BIT(24)
889/** @} */
890
891
892/** @name CR0
893 * @remarks The 286 (MSW), 386 and 486 ignores attempts at setting
894 * reserved flags.
895 * @{ */
896/** Bit 0 - PE - Protection Enabled */
897#define X86_CR0_PE RT_BIT_32(0)
898#define X86_CR0_PROTECTION_ENABLE RT_BIT_32(0)
899/** Bit 1 - MP - Monitor Coprocessor */
900#define X86_CR0_MP RT_BIT_32(1)
901#define X86_CR0_MONITOR_COPROCESSOR RT_BIT_32(1)
902/** Bit 2 - EM - Emulation. */
903#define X86_CR0_EM RT_BIT_32(2)
904#define X86_CR0_EMULATE_FPU RT_BIT_32(2)
905/** Bit 3 - TS - Task Switch. */
906#define X86_CR0_TS RT_BIT_32(3)
907#define X86_CR0_TASK_SWITCH RT_BIT_32(3)
908/** Bit 4 - ET - Extension flag. (386, 'hardcoded' to 1 on 486+) */
909#define X86_CR0_ET RT_BIT_32(4)
910#define X86_CR0_EXTENSION_TYPE RT_BIT_32(4)
911/** Bit 5 - NE - Numeric error (486+). */
912#define X86_CR0_NE RT_BIT_32(5)
913#define X86_CR0_NUMERIC_ERROR RT_BIT_32(5)
914/** Bit 16 - WP - Write Protect (486+). */
915#define X86_CR0_WP RT_BIT_32(16)
916#define X86_CR0_WRITE_PROTECT RT_BIT_32(16)
917/** Bit 18 - AM - Alignment Mask (486+). */
918#define X86_CR0_AM RT_BIT_32(18)
919#define X86_CR0_ALIGMENT_MASK RT_BIT_32(18)
920/** Bit 29 - NW - Not Write-though (486+). */
921#define X86_CR0_NW RT_BIT_32(29)
922#define X86_CR0_NOT_WRITE_THROUGH RT_BIT_32(29)
923/** Bit 30 - WP - Cache Disable (486+). */
924#define X86_CR0_CD RT_BIT_32(30)
925#define X86_CR0_CACHE_DISABLE RT_BIT_32(30)
926/** Bit 31 - PG - Paging. */
927#define X86_CR0_PG RT_BIT_32(31)
928#define X86_CR0_PAGING RT_BIT_32(31)
929#define X86_CR0_BIT_PG 31 /**< Bit number of X86_CR0_PG */
930/** @} */
931
932
933/** @name CR3
934 * @{ */
935/** Bit 3 - PWT - Page-level Writes Transparent. */
936#define X86_CR3_PWT RT_BIT_32(3)
937/** Bit 4 - PCD - Page-level Cache Disable. */
938#define X86_CR3_PCD RT_BIT_32(4)
939/** Bits 12-31 - - Page directory page number. */
940#define X86_CR3_PAGE_MASK (0xfffff000)
941/** Bits 5-31 - - PAE Page directory page number. */
942#define X86_CR3_PAE_PAGE_MASK (0xffffffe0)
943/** Bits 12-51 - - AMD64 PML4 page number.
944 * @note This is a maxed out mask, the actual acceptable CR3 value can
945 * be lower depending on the PhysAddrSize from CPUID Fn8000_0008. */
946#define X86_CR3_AMD64_PAGE_MASK UINT64_C(0x000ffffffffff000)
947/** Bits 12-51 - - Intel EPT PML4 page number (EPTP).
948 * @note This is a maxed out mask, the actual acceptable CR3/EPTP value can
949 * be lower depending on the PhysAddrSize from CPUID Fn8000_0008. */
950#define X86_CR3_EPT_PAGE_MASK UINT64_C(0x000ffffffffff000)
951/** @} */
952
953
954/** @name CR4
955 * @{ */
956/** Bit 0 - VME - Virtual-8086 Mode Extensions. */
957#define X86_CR4_VME RT_BIT_32(0)
958/** Bit 1 - PVI - Protected-Mode Virtual Interrupts. */
959#define X86_CR4_PVI RT_BIT_32(1)
960/** Bit 2 - TSD - Time Stamp Disable. */
961#define X86_CR4_TSD RT_BIT_32(2)
962/** Bit 3 - DE - Debugging Extensions. */
963#define X86_CR4_DE RT_BIT_32(3)
964/** Bit 4 - PSE - Page Size Extension. */
965#define X86_CR4_PSE RT_BIT_32(4)
966/** Bit 5 - PAE - Physical Address Extension. */
967#define X86_CR4_PAE RT_BIT_32(5)
968/** Bit 6 - MCE - Machine-Check Enable. */
969#define X86_CR4_MCE RT_BIT_32(6)
970/** Bit 7 - PGE - Page Global Enable. */
971#define X86_CR4_PGE RT_BIT_32(7)
972/** Bit 8 - PCE - Performance-Monitoring Counter Enable. */
973#define X86_CR4_PCE RT_BIT_32(8)
974/** Bit 9 - OSFXSR - Operating System Support for FXSAVE and FXRSTORE instructions. */
975#define X86_CR4_OSFXSR RT_BIT_32(9)
976/** Bit 10 - OSXMMEEXCPT - Operating System Support for Unmasked SIMD Floating-Point Exceptions. */
977#define X86_CR4_OSXMMEEXCPT RT_BIT_32(10)
978/** Bit 11 - UMIP - User-Mode Instruction Prevention. */
979#define X86_CR4_UMIP RT_BIT_32(11)
980/** Bit 13 - VMXE - VMX mode is enabled. */
981#define X86_CR4_VMXE RT_BIT_32(13)
982/** Bit 14 - SMXE - Safer Mode Extensions Enabled. */
983#define X86_CR4_SMXE RT_BIT_32(14)
984/** Bit 16 - FSGSBASE - Read/write FSGSBASE instructions Enable. */
985#define X86_CR4_FSGSBASE RT_BIT_32(16)
986/** Bit 17 - PCIDE - Process-Context Identifiers Enabled. */
987#define X86_CR4_PCIDE RT_BIT_32(17)
988/** Bit 18 - OSXSAVE - Operating System Support for XSAVE and processor
989 * extended states. */
990#define X86_CR4_OSXSAVE RT_BIT_32(18)
991/** Bit 20 - SMEP - Supervisor-mode Execution Prevention enabled. */
992#define X86_CR4_SMEP RT_BIT_32(20)
993/** Bit 21 - SMAP - Supervisor-mode Access Prevention enabled. */
994#define X86_CR4_SMAP RT_BIT_32(21)
995/** Bit 22 - PKE - Protection Key Enable. */
996#define X86_CR4_PKE RT_BIT_32(22)
997/** Bit 23 - CET - Control-flow Enhancement Technology enabled. */
998#define X86_CR4_CET RT_BIT_32(23)
999/** @} */
1000
1001
1002/** @name DR6
1003 * @{ */
1004/** Bit 0 - B0 - Breakpoint 0 condition detected. */
1005#define X86_DR6_B0 RT_BIT_32(0)
1006/** Bit 1 - B1 - Breakpoint 1 condition detected. */
1007#define X86_DR6_B1 RT_BIT_32(1)
1008/** Bit 2 - B2 - Breakpoint 2 condition detected. */
1009#define X86_DR6_B2 RT_BIT_32(2)
1010/** Bit 3 - B3 - Breakpoint 3 condition detected. */
1011#define X86_DR6_B3 RT_BIT_32(3)
1012/** Mask of all the Bx bits. */
1013#define X86_DR6_B_MASK UINT64_C(0x0000000f)
1014/** Bit 13 - BD - Debug register access detected. Corresponds to the X86_DR7_GD bit. */
1015#define X86_DR6_BD RT_BIT_32(13)
1016/** Bit 14 - BS - Single step */
1017#define X86_DR6_BS RT_BIT_32(14)
1018/** Bit 15 - BT - Task switch. (TSS T bit.) */
1019#define X86_DR6_BT RT_BIT_32(15)
1020/** Bit 16 - RTM - Cleared if debug exception inside RTM (@sa X86_DR7_RTM). */
1021#define X86_DR6_RTM RT_BIT_32(16)
1022/** Value of DR6 after powerup/reset. */
1023#define X86_DR6_INIT_VAL UINT64_C(0xffff0ff0)
1024/** Bits which must be 1s in DR6. */
1025#define X86_DR6_RA1_MASK UINT64_C(0xffff0ff0)
1026/** Bits which must be 1s in DR6, when RTM is supported. */
1027#define X86_DR6_RA1_MASK_RTM UINT64_C(0xfffe0ff0)
1028/** Bits which must be 0s in DR6. */
1029#define X86_DR6_RAZ_MASK RT_BIT_64(12)
1030/** Bits which must be 0s on writes to DR6. */
1031#define X86_DR6_MBZ_MASK UINT64_C(0xffffffff00000000)
1032/** @} */
1033
1034/** Get the DR6.Bx bit for a the given breakpoint. */
1035#define X86_DR6_B(iBp) RT_BIT_64(iBp)
1036
1037
1038/** @name DR7
1039 * @{ */
1040/** Bit 0 - L0 - Local breakpoint enable. Cleared on task switch. */
1041#define X86_DR7_L0 RT_BIT_32(0)
1042/** Bit 1 - G0 - Global breakpoint enable. Not cleared on task switch. */
1043#define X86_DR7_G0 RT_BIT_32(1)
1044/** Bit 2 - L1 - Local breakpoint enable. Cleared on task switch. */
1045#define X86_DR7_L1 RT_BIT_32(2)
1046/** Bit 3 - G1 - Global breakpoint enable. Not cleared on task switch. */
1047#define X86_DR7_G1 RT_BIT_32(3)
1048/** Bit 4 - L2 - Local breakpoint enable. Cleared on task switch. */
1049#define X86_DR7_L2 RT_BIT_32(4)
1050/** Bit 5 - G2 - Global breakpoint enable. Not cleared on task switch. */
1051#define X86_DR7_G2 RT_BIT_32(5)
1052/** Bit 6 - L3 - Local breakpoint enable. Cleared on task switch. */
1053#define X86_DR7_L3 RT_BIT_32(6)
1054/** Bit 7 - G3 - Global breakpoint enable. Not cleared on task switch. */
1055#define X86_DR7_G3 RT_BIT_32(7)
1056/** Bit 8 - LE - Local breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1057#define X86_DR7_LE RT_BIT_32(8)
1058/** Bit 9 - GE - Global breakpoint exact. (Not supported (read ignored) by P6 and later.) */
1059#define X86_DR7_GE RT_BIT_32(9)
1060
1061/** L0, L1, L2, and L3. */
1062#define X86_DR7_LE_ALL UINT64_C(0x0000000000000055)
1063/** L0, L1, L2, and L3. */
1064#define X86_DR7_GE_ALL UINT64_C(0x00000000000000aa)
1065
1066/** Bit 11 - RTM - Enable advanced debugging of RTM transactions.
1067 * Requires IA32_DEBUGCTL.RTM=1 too, and RTM HW support of course. */
1068#define X86_DR7_RTM RT_BIT_32(11)
1069/** Bit 12 - IR (ICE) - Interrupt redirection on Pentium. When set, the in
1070 * Circuit Emulator (ICE) will break emulation on breakpoints and stuff.
1071 * May cause CPU hang if enabled without ICE attached when the ICEBP/INT1
1072 * instruction is executed.
1073 * @see http://www.rcollins.org/secrets/DR7.html */
1074#define X86_DR7_ICE_IR RT_BIT_32(12)
1075/** Bit 13 - GD - General detect enable. Enables emulators to get exceptions when
1076 * any DR register is accessed. */
1077#define X86_DR7_GD RT_BIT_32(13)
1078/** Bit 14 - TR1 (ICE) - Code discontinuity trace for use with ICE on
1079 * Pentium. */
1080#define X86_DR7_ICE_TR1 RT_BIT_32(14)
1081/** Bit 15 - TR2 (ICE) - Controls unknown ICE trace feature of the pentium. */
1082#define X86_DR7_ICE_TR2 RT_BIT_32(15)
1083/** Bit 16 & 17 - R/W0 - Read write field 0. Values X86_DR7_RW_*. */
1084#define X86_DR7_RW0_MASK (3 << 16)
1085/** Bit 18 & 19 - LEN0 - Length field 0. Values X86_DR7_LEN_*. */
1086#define X86_DR7_LEN0_MASK (3 << 18)
1087/** Bit 20 & 21 - R/W1 - Read write field 0. Values X86_DR7_RW_*. */
1088#define X86_DR7_RW1_MASK (3 << 20)
1089/** Bit 22 & 23 - LEN1 - Length field 0. Values X86_DR7_LEN_*. */
1090#define X86_DR7_LEN1_MASK (3 << 22)
1091/** Bit 24 & 25 - R/W2 - Read write field 0. Values X86_DR7_RW_*. */
1092#define X86_DR7_RW2_MASK (3 << 24)
1093/** Bit 26 & 27 - LEN2 - Length field 0. Values X86_DR7_LEN_*. */
1094#define X86_DR7_LEN2_MASK (3 << 26)
1095/** Bit 28 & 29 - R/W3 - Read write field 0. Values X86_DR7_RW_*. */
1096#define X86_DR7_RW3_MASK (3 << 28)
1097/** Bit 30 & 31 - LEN3 - Length field 0. Values X86_DR7_LEN_*. */
1098#define X86_DR7_LEN3_MASK (3 << 30)
1099
1100/** Bits which reads as 1s. */
1101#define X86_DR7_RA1_MASK RT_BIT_32(10)
1102/** Bits which reads as zeros. These are related to ICE (bits 12, 14, 15). */
1103#define X86_DR7_RAZ_MASK UINT64_C(0x0000d800)
1104/** Bits which must be 0s when writing to DR7. */
1105#define X86_DR7_MBZ_MASK UINT64_C(0xffffffff00000000)
1106
1107/** Calcs the L bit of Nth breakpoint.
1108 * @param iBp The breakpoint number [0..3].
1109 */
1110#define X86_DR7_L(iBp) ( UINT32_C(1) << (iBp * 2) )
1111
1112/** Calcs the G bit of Nth breakpoint.
1113 * @param iBp The breakpoint number [0..3].
1114 */
1115#define X86_DR7_G(iBp) ( UINT32_C(1) << (iBp * 2 + 1) )
1116
1117/** Calcs the L and G bits of Nth breakpoint.
1118 * @param iBp The breakpoint number [0..3].
1119 */
1120#define X86_DR7_L_G(iBp) ( UINT32_C(3) << (iBp * 2) )
1121
1122/** @name Read/Write values.
1123 * @{ */
1124/** Break on instruction fetch only. */
1125#define X86_DR7_RW_EO UINT32_C(0)
1126/** Break on write only. */
1127#define X86_DR7_RW_WO UINT32_C(1)
1128/** Break on I/O read/write. This is only defined if CR4.DE is set. */
1129#define X86_DR7_RW_IO UINT32_C(2)
1130/** Break on read or write (but not instruction fetches). */
1131#define X86_DR7_RW_RW UINT32_C(3)
1132/** @} */
1133
1134/** Shifts a X86_DR7_RW_* value to its right place.
1135 * @param iBp The breakpoint number [0..3].
1136 * @param fRw One of the X86_DR7_RW_* value.
1137 */
1138#define X86_DR7_RW(iBp, fRw) ( (fRw) << ((iBp) * 4 + 16) )
1139
1140/** Fetch the R/Wx bits for a given breakpoint (so it can be compared with
1141 * one of the X86_DR7_RW_XXX constants).
1142 *
1143 * @returns X86_DR7_RW_XXX
1144 * @param uDR7 DR7 value
1145 * @param iBp The breakpoint number [0..3].
1146 */
1147#define X86_DR7_GET_RW(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 16) ) & UINT32_C(3) )
1148
1149/** R/W0, R/W1, R/W2, and R/W3. */
1150#define X86_DR7_RW_ALL_MASKS UINT32_C(0x33330000)
1151
1152#ifndef VBOX_FOR_DTRACE_LIB
1153/** Checks if there are any I/O breakpoint types configured in the RW
1154 * registers. Does NOT check if these are enabled, sorry. */
1155# define X86_DR7_ANY_RW_IO(uDR7) \
1156 ( ( UINT32_C(0x22220000) & (uDR7) ) /* any candidates? */ \
1157 && ( ( (UINT32_C(0x22220000) & (uDR7) ) >> 1 ) & ~(uDR7) ) )
1158AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x33330000)) == 0);
1159AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x22220000)) == 1);
1160AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x32320000)) == 1);
1161AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x23230000)) == 1);
1162AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00000000)) == 0);
1163AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00010000)) == 0);
1164AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00020000)) == 1);
1165AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00030000)) == 0);
1166AssertCompile(X86_DR7_ANY_RW_IO(UINT32_C(0x00040000)) == 0);
1167#endif /* !VBOX_FOR_DTRACE_LIB */
1168
1169/** @name Length values.
1170 * @{ */
1171#define X86_DR7_LEN_BYTE UINT32_C(0)
1172#define X86_DR7_LEN_WORD UINT32_C(1)
1173#define X86_DR7_LEN_QWORD UINT32_C(2) /**< AMD64 long mode only. */
1174#define X86_DR7_LEN_DWORD UINT32_C(3)
1175/** @} */
1176
1177/** Shifts a X86_DR7_LEN_* value to its right place.
1178 * @param iBp The breakpoint number [0..3].
1179 * @param cb One of the X86_DR7_LEN_* values.
1180 */
1181#define X86_DR7_LEN(iBp, cb) ( (cb) << ((iBp) * 4 + 18) )
1182
1183/** Fetch the breakpoint length bits from the DR7 value.
1184 * @param uDR7 DR7 value
1185 * @param iBp The breakpoint number [0..3].
1186 */
1187#define X86_DR7_GET_LEN(uDR7, iBp) ( ( (uDR7) >> ((iBp) * 4 + 18) ) & UINT32_C(0x3) )
1188
1189/** Mask used to check if any breakpoints are enabled. */
1190#define X86_DR7_ENABLED_MASK UINT32_C(0x000000ff)
1191
1192/** LEN0, LEN1, LEN2, and LEN3. */
1193#define X86_DR7_LEN_ALL_MASKS UINT32_C(0xcccc0000)
1194/** R/W0, R/W1, R/W2, R/W3,LEN0, LEN1, LEN2, and LEN3. */
1195#define X86_DR7_RW_LEN_ALL_MASKS UINT32_C(0xffff0000)
1196
1197/** Value of DR7 after powerup/reset. */
1198#define X86_DR7_INIT_VAL 0x400
1199/** @} */
1200
1201
1202/** @name Machine Specific Registers
1203 * @{
1204 */
1205/** Machine check address register (P5). */
1206#define MSR_P5_MC_ADDR UINT32_C(0x00000000)
1207/** Machine check type register (P5). */
1208#define MSR_P5_MC_TYPE UINT32_C(0x00000001)
1209/** Time Stamp Counter. */
1210#define MSR_IA32_TSC 0x10
1211#define MSR_IA32_CESR UINT32_C(0x00000011)
1212#define MSR_IA32_CTR0 UINT32_C(0x00000012)
1213#define MSR_IA32_CTR1 UINT32_C(0x00000013)
1214
1215#define MSR_IA32_PLATFORM_ID 0x17
1216
1217#ifndef MSR_IA32_APICBASE /* qemu cpu.h kludge */
1218# define MSR_IA32_APICBASE 0x1b
1219/** Local APIC enabled. */
1220# define MSR_IA32_APICBASE_EN RT_BIT_64(11)
1221/** X2APIC enabled (requires the EN bit to be set). */
1222# define MSR_IA32_APICBASE_EXTD RT_BIT_64(10)
1223/** The processor is the boot strap processor (BSP). */
1224# define MSR_IA32_APICBASE_BSP RT_BIT_64(8)
1225/** Minimum base address mask, consult CPUID leaf 0x80000008 for the actual
1226 * width. */
1227# define MSR_IA32_APICBASE_BASE_MIN UINT64_C(0x0000000ffffff000)
1228/** The default physical base address of the APIC. */
1229# define MSR_IA32_APICBASE_ADDR UINT64_C(0x00000000fee00000)
1230/** Gets the physical base address from the MSR. */
1231# define MSR_IA32_APICBASE_GET_ADDR(a_Msr) ((a_Msr) & X86_PAGE_4K_BASE_MASK)
1232#endif
1233
1234/** Undocumented intel MSR for reporting thread and core counts.
1235 * Judging from the XNU sources, it seems to be introduced in Nehalem. The
1236 * first 16 bits is the thread count. The next 16 bits the core count, except
1237 * on Westmere where it seems it's only the next 4 bits for some reason. */
1238#define MSR_CORE_THREAD_COUNT 0x35
1239
1240/** CPU Feature control. */
1241#define MSR_IA32_FEATURE_CONTROL 0x3A
1242/** Feature control - Lock MSR from writes (R/W0). */
1243#define MSR_IA32_FEATURE_CONTROL_LOCK RT_BIT_64(0)
1244/** Feature control - Enable VMX inside SMX operation (R/WL). */
1245#define MSR_IA32_FEATURE_CONTROL_SMX_VMXON RT_BIT_64(1)
1246/** Feature control - Enable VMX outside SMX operation (R/WL). */
1247#define MSR_IA32_FEATURE_CONTROL_VMXON RT_BIT_64(2)
1248/** Feature control - SENTER local functions enable (R/WL). */
1249#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_0 RT_BIT_64(8)
1250#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_1 RT_BIT_64(9)
1251#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_2 RT_BIT_64(10)
1252#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_3 RT_BIT_64(11)
1253#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_4 RT_BIT_64(12)
1254#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_5 RT_BIT_64(13)
1255#define MSR_IA32_FEATURE_CONTROL_SENTER_LOCAL_FN_6 RT_BIT_64(14)
1256/** Feature control - SENTER global enable (R/WL). */
1257#define MSR_IA32_FEATURE_CONTROL_SENTER_GLOBAL_EN RT_BIT_64(15)
1258/** Feature control - SGX launch control enable (R/WL). */
1259#define MSR_IA32_FEATURE_CONTROL_SGX_LAUNCH_EN RT_BIT_64(17)
1260/** Feature control - SGX global enable (R/WL). */
1261#define MSR_IA32_FEATURE_CONTROL_SGX_GLOBAL_EN RT_BIT_64(18)
1262/** Feature control - LMCE on (R/WL). */
1263#define MSR_IA32_FEATURE_CONTROL_LMCE RT_BIT_64(20)
1264
1265/** Per-processor TSC adjust MSR. */
1266#define MSR_IA32_TSC_ADJUST 0x3B
1267
1268/** Spectre control register.
1269 * Logical processor scope. Reset value 0, unaffected by SIPI & INIT. */
1270#define MSR_IA32_SPEC_CTRL 0x48
1271/** IBRS - Indirect branch restricted speculation. */
1272#define MSR_IA32_SPEC_CTRL_F_IBRS RT_BIT_32(0)
1273/** STIBP - Single thread indirect branch predictors. */
1274#define MSR_IA32_SPEC_CTRL_F_STIBP RT_BIT_32(1)
1275/** SSBD - Speculative Store Bypass Disable. */
1276#define MSR_IA32_SPEC_CTRL_F_SSBD RT_BIT_32(2)
1277
1278/** Prediction command register.
1279 * Write only, logical processor scope, no state since write only. */
1280#define MSR_IA32_PRED_CMD 0x49
1281/** IBPB - Indirect branch prediction barrie when written as 1. */
1282#define MSR_IA32_PRED_CMD_F_IBPB RT_BIT_32(0)
1283
1284/** BIOS update trigger (microcode update). */
1285#define MSR_IA32_BIOS_UPDT_TRIG 0x79
1286
1287/** BIOS update signature (microcode). */
1288#define MSR_IA32_BIOS_SIGN_ID 0x8B
1289
1290/** SMM monitor control. */
1291#define MSR_IA32_SMM_MONITOR_CTL 0x9B
1292/** SMM control - Valid. */
1293#define MSR_IA32_SMM_MONITOR_VALID RT_BIT_64(0)
1294/** SMM control - VMXOFF unblocks SMI. */
1295#define MSR_IA32_SMM_MONITOR_VMXOFF_UNBLOCK_SMI RT_BIT_64(2)
1296/** SMM control - MSEG base physical address. */
1297#define MSR_IA32_SMM_MONITOR_MSGEG_PHYSADDR(a) (((a) >> 12) & UINT64_C(0xfffff))
1298
1299/** SMBASE - Base address of SMRANGE image (Read-only, SMM only). */
1300#define MSR_IA32_SMBASE 0x9E
1301
1302/** General performance counter no. 0. */
1303#define MSR_IA32_PMC0 0xC1
1304/** General performance counter no. 1. */
1305#define MSR_IA32_PMC1 0xC2
1306/** General performance counter no. 2. */
1307#define MSR_IA32_PMC2 0xC3
1308/** General performance counter no. 3. */
1309#define MSR_IA32_PMC3 0xC4
1310/** General performance counter no. 4. */
1311#define MSR_IA32_PMC4 0xC5
1312/** General performance counter no. 5. */
1313#define MSR_IA32_PMC5 0xC6
1314/** General performance counter no. 6. */
1315#define MSR_IA32_PMC6 0xC7
1316/** General performance counter no. 7. */
1317#define MSR_IA32_PMC7 0xC8
1318
1319/** Nehalem power control. */
1320#define MSR_IA32_PLATFORM_INFO 0xCE
1321
1322/** Get FSB clock status (Intel-specific). */
1323#define MSR_IA32_FSB_CLOCK_STS 0xCD
1324
1325/** C-State configuration control. Intel specific: Nehalem, Sandy Bridge. */
1326#define MSR_PKG_CST_CONFIG_CONTROL UINT32_C(0x000000e2)
1327
1328/** C0 Maximum Frequency Clock Count */
1329#define MSR_IA32_MPERF 0xE7
1330/** C0 Actual Frequency Clock Count */
1331#define MSR_IA32_APERF 0xE8
1332
1333/** MTRR Capabilities. */
1334#define MSR_IA32_MTRR_CAP 0xFE
1335
1336/** Architecture capabilities (bugfixes). */
1337#define MSR_IA32_ARCH_CAPABILITIES UINT32_C(0x10a)
1338/** CPU is no subject to meltdown problems. */
1339#define MSR_IA32_ARCH_CAP_F_RDCL_NO RT_BIT_32(0)
1340/** CPU has better IBRS and you can leave it on all the time. */
1341#define MSR_IA32_ARCH_CAP_F_IBRS_ALL RT_BIT_32(1)
1342/** CPU has return stack buffer (RSB) override. */
1343#define MSR_IA32_ARCH_CAP_F_RSBO RT_BIT_32(2)
1344/** Virtual machine monitors need not flush the level 1 data cache on VM entry.
1345 * This is also the case when MSR_IA32_ARCH_CAP_F_RDCL_NO is set. */
1346#define MSR_IA32_ARCH_CAP_F_VMM_NEED_NOT_FLUSH_L1D RT_BIT_32(3)
1347/** CPU does not suffer from MDS issues. */
1348#define MSR_IA32_ARCH_CAP_F_MDS_NO RT_BIT_32(4)
1349
1350/** Flush command register. */
1351#define MSR_IA32_FLUSH_CMD UINT32_C(0x10b)
1352/** Flush the level 1 data cache when this bit is written. */
1353#define MSR_IA32_FLUSH_CMD_F_L1D RT_BIT_32(0)
1354
1355/** Cache control/info. */
1356#define MSR_BBL_CR_CTL3 UINT32_C(0x11e)
1357
1358#ifndef MSR_IA32_SYSENTER_CS /* qemu cpu.h kludge */
1359/** SYSENTER_CS - the R0 CS, indirectly giving R0 SS, R3 CS and R3 DS.
1360 * R0 SS == CS + 8
1361 * R3 CS == CS + 16
1362 * R3 SS == CS + 24
1363 */
1364#define MSR_IA32_SYSENTER_CS 0x174
1365/** SYSENTER_ESP - the R0 ESP. */
1366#define MSR_IA32_SYSENTER_ESP 0x175
1367/** SYSENTER_EIP - the R0 EIP. */
1368#define MSR_IA32_SYSENTER_EIP 0x176
1369#endif
1370
1371/** Machine Check Global Capabilities Register. */
1372#define MSR_IA32_MCG_CAP 0x179
1373/** Machine Check Global Status Register. */
1374#define MSR_IA32_MCG_STATUS 0x17A
1375/** Machine Check Global Control Register. */
1376#define MSR_IA32_MCG_CTRL 0x17B
1377
1378/** Page Attribute Table. */
1379#define MSR_IA32_CR_PAT 0x277
1380/** Default PAT MSR value on processor powerup / reset (see Intel spec. 11.12.4
1381 * "Programming the PAT", AMD spec. 7.8.2 "PAT Indexing") */
1382#define MSR_IA32_CR_PAT_INIT_VAL UINT64_C(0x0007040600070406)
1383
1384/** Performance event select MSRs. (Intel only) */
1385#define MSR_IA32_PERFEVTSEL0 0x186
1386#define MSR_IA32_PERFEVTSEL1 0x187
1387#define MSR_IA32_PERFEVTSEL2 0x188
1388#define MSR_IA32_PERFEVTSEL3 0x189
1389
1390/** Flexible ratio, seems to be undocumented, used by XNU (tsc.c).
1391 * The 16th bit whether flex ratio is being used, in which case bits 15:8
1392 * holds a ratio that Apple takes for TSC granularity.
1393 *
1394 * @note This MSR conflicts the P4 MSR_MCG_R12 register. */
1395#define MSR_FLEX_RATIO 0x194
1396/** Performance state value and starting with Intel core more.
1397 * Apple uses the >=core features to determine TSC granularity on older CPUs. */
1398#define MSR_IA32_PERF_STATUS 0x198
1399#define MSR_IA32_PERF_CTL 0x199
1400#define MSR_IA32_THERM_STATUS 0x19c
1401
1402/** Offcore response event select registers. */
1403#define MSR_OFFCORE_RSP_0 0x1a6
1404#define MSR_OFFCORE_RSP_1 0x1a7
1405
1406/** Enable misc. processor features (R/W). */
1407#define MSR_IA32_MISC_ENABLE 0x1A0
1408/** Enable fast-strings feature (for REP MOVS and REP STORS). */
1409#define MSR_IA32_MISC_ENABLE_FAST_STRINGS RT_BIT_64(0)
1410/** Automatic Thermal Control Circuit Enable (R/W). */
1411#define MSR_IA32_MISC_ENABLE_TCC RT_BIT_64(3)
1412/** Performance Monitoring Available (R). */
1413#define MSR_IA32_MISC_ENABLE_PERF_MON RT_BIT_64(7)
1414/** Branch Trace Storage Unavailable (R/O). */
1415#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL RT_BIT_64(11)
1416/** Precise Event Based Sampling (PEBS) Unavailable (R/O). */
1417#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL RT_BIT_64(12)
1418/** Enhanced Intel SpeedStep Technology Enable (R/W). */
1419#define MSR_IA32_MISC_ENABLE_SST_ENABLE RT_BIT_64(16)
1420/** If MONITOR/MWAIT is supported (R/W). */
1421#define MSR_IA32_MISC_ENABLE_MONITOR RT_BIT_64(18)
1422/** Limit CPUID Maxval to 3 leafs (R/W). */
1423#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID RT_BIT_64(22)
1424/** When set to 1, xTPR messages are disabled (R/W). */
1425#define MSR_IA32_MISC_ENABLE_XTPR_MSG_DISABLE RT_BIT_64(23)
1426/** When set to 1, the Execute Disable Bit feature (XD Bit) is disabled (R/W). */
1427#define MSR_IA32_MISC_ENABLE_XD_DISABLE RT_BIT_64(34)
1428
1429/** Trace/Profile Resource Control (R/W) */
1430#define MSR_IA32_DEBUGCTL UINT32_C(0x000001d9)
1431/** Last branch record. */
1432#define MSR_IA32_DEBUGCTL_LBR RT_BIT_64(0)
1433/** Branch trace flag (single step on branches). */
1434#define MSR_IA32_DEBUGCTL_BTF RT_BIT_64(1)
1435/** Performance monitoring pin control (AMD only). */
1436#define MSR_IA32_DEBUGCTL_PB0 RT_BIT_64(2)
1437#define MSR_IA32_DEBUGCTL_PB1 RT_BIT_64(3)
1438#define MSR_IA32_DEBUGCTL_PB2 RT_BIT_64(4)
1439#define MSR_IA32_DEBUGCTL_PB3 RT_BIT_64(5)
1440/** Trace message enable (Intel only). */
1441#define MSR_IA32_DEBUGCTL_TR RT_BIT_64(6)
1442/** Branch trace store (Intel only). */
1443#define MSR_IA32_DEBUGCTL_BTS RT_BIT_64(7)
1444/** Branch trace interrupt (Intel only). */
1445#define MSR_IA32_DEBUGCTL_BTINT RT_BIT_64(8)
1446/** Branch trace off in privileged code (Intel only). */
1447#define MSR_IA32_DEBUGCTL_BTS_OFF_OS RT_BIT_64(9)
1448/** Branch trace off in user code (Intel only). */
1449#define MSR_IA32_DEBUGCTL_BTS_OFF_USER RT_BIT_64(10)
1450/** Freeze LBR on PMI flag (Intel only). */
1451#define MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI RT_BIT_64(11)
1452/** Freeze PERFMON on PMI flag (Intel only). */
1453#define MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI RT_BIT_64(12)
1454/** Freeze while SMM enabled (Intel only). */
1455#define MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM RT_BIT_64(14)
1456/** Advanced debugging of RTM regions (Intel only). */
1457#define MSR_IA32_DEBUGCTL_RTM RT_BIT_64(15)
1458/** Debug control MSR valid bits (Intel only). */
1459#define MSR_IA32_DEBUGCTL_VALID_MASK_INTEL ( MSR_IA32_DEBUGCTL_LBR | MSR_IA32_DEBUGCTL_BTF | MSR_IA32_DEBUGCTL_TR \
1460 | MSR_IA32_DEBUGCTL_BTS | MSR_IA32_DEBUGCTL_BTINT | MSR_IA32_DEBUGCTL_BTS_OFF_OS \
1461 | MSR_IA32_DEBUGCTL_BTS_OFF_USER | MSR_IA32_DEBUGCTL_FREEZE_LBR_ON_PMI \
1462 | MSR_IA32_DEBUGCTL_FREEZE_PERFMON_ON_PMI | MSR_IA32_DEBUGCTL_FREEZE_WHILE_SMM_EM \
1463 | MSR_IA32_DEBUGCTL_RTM)
1464
1465/** @name Last branch registers for P4 and Xeon, models 0 thru 2.
1466 * @{ */
1467#define MSR_P4_LASTBRANCH_0 0x1db
1468#define MSR_P4_LASTBRANCH_1 0x1dc
1469#define MSR_P4_LASTBRANCH_2 0x1dd
1470#define MSR_P4_LASTBRANCH_3 0x1de
1471
1472/** LBR Top-of-stack MSR (index to most recent record). */
1473#define MSR_P4_LASTBRANCH_TOS 0x1da
1474/** @} */
1475
1476/** @name Last branch registers for Core 2 and related Xeons.
1477 * @{ */
1478#define MSR_CORE2_LASTBRANCH_0_FROM_IP 0x40
1479#define MSR_CORE2_LASTBRANCH_1_FROM_IP 0x41
1480#define MSR_CORE2_LASTBRANCH_2_FROM_IP 0x42
1481#define MSR_CORE2_LASTBRANCH_3_FROM_IP 0x43
1482
1483#define MSR_CORE2_LASTBRANCH_0_TO_IP 0x60
1484#define MSR_CORE2_LASTBRANCH_1_TO_IP 0x61
1485#define MSR_CORE2_LASTBRANCH_2_TO_IP 0x62
1486#define MSR_CORE2_LASTBRANCH_3_TO_IP 0x63
1487
1488/** LBR Top-of-stack MSR (index to most recent record). */
1489#define MSR_CORE2_LASTBRANCH_TOS 0x1c9
1490/** @} */
1491
1492/** @name Last branch registers.
1493 * @{ */
1494#define MSR_LASTBRANCH_0_FROM_IP 0x680
1495#define MSR_LASTBRANCH_1_FROM_IP 0x681
1496#define MSR_LASTBRANCH_2_FROM_IP 0x682
1497#define MSR_LASTBRANCH_3_FROM_IP 0x683
1498#define MSR_LASTBRANCH_4_FROM_IP 0x684
1499#define MSR_LASTBRANCH_5_FROM_IP 0x685
1500#define MSR_LASTBRANCH_6_FROM_IP 0x686
1501#define MSR_LASTBRANCH_7_FROM_IP 0x687
1502#define MSR_LASTBRANCH_8_FROM_IP 0x688
1503#define MSR_LASTBRANCH_9_FROM_IP 0x689
1504#define MSR_LASTBRANCH_10_FROM_IP 0x68a
1505#define MSR_LASTBRANCH_11_FROM_IP 0x68b
1506#define MSR_LASTBRANCH_12_FROM_IP 0x68c
1507#define MSR_LASTBRANCH_13_FROM_IP 0x68d
1508#define MSR_LASTBRANCH_14_FROM_IP 0x68e
1509#define MSR_LASTBRANCH_15_FROM_IP 0x68f
1510#define MSR_LASTBRANCH_16_FROM_IP 0x690
1511#define MSR_LASTBRANCH_17_FROM_IP 0x691
1512#define MSR_LASTBRANCH_18_FROM_IP 0x692
1513#define MSR_LASTBRANCH_19_FROM_IP 0x693
1514#define MSR_LASTBRANCH_20_FROM_IP 0x694
1515#define MSR_LASTBRANCH_21_FROM_IP 0x695
1516#define MSR_LASTBRANCH_22_FROM_IP 0x696
1517#define MSR_LASTBRANCH_23_FROM_IP 0x697
1518#define MSR_LASTBRANCH_24_FROM_IP 0x698
1519#define MSR_LASTBRANCH_25_FROM_IP 0x699
1520#define MSR_LASTBRANCH_26_FROM_IP 0x69a
1521#define MSR_LASTBRANCH_27_FROM_IP 0x69b
1522#define MSR_LASTBRANCH_28_FROM_IP 0x69c
1523#define MSR_LASTBRANCH_29_FROM_IP 0x69d
1524#define MSR_LASTBRANCH_30_FROM_IP 0x69e
1525#define MSR_LASTBRANCH_31_FROM_IP 0x69f
1526
1527#define MSR_LASTBRANCH_0_TO_IP 0x6c0
1528#define MSR_LASTBRANCH_1_TO_IP 0x6c1
1529#define MSR_LASTBRANCH_2_TO_IP 0x6c2
1530#define MSR_LASTBRANCH_3_TO_IP 0x6c3
1531#define MSR_LASTBRANCH_4_TO_IP 0x6c4
1532#define MSR_LASTBRANCH_5_TO_IP 0x6c5
1533#define MSR_LASTBRANCH_6_TO_IP 0x6c6
1534#define MSR_LASTBRANCH_7_TO_IP 0x6c7
1535#define MSR_LASTBRANCH_8_TO_IP 0x6c8
1536#define MSR_LASTBRANCH_9_TO_IP 0x6c9
1537#define MSR_LASTBRANCH_10_TO_IP 0x6ca
1538#define MSR_LASTBRANCH_11_TO_IP 0x6cb
1539#define MSR_LASTBRANCH_12_TO_IP 0x6cc
1540#define MSR_LASTBRANCH_13_TO_IP 0x6cd
1541#define MSR_LASTBRANCH_14_TO_IP 0x6ce
1542#define MSR_LASTBRANCH_15_TO_IP 0x6cf
1543#define MSR_LASTBRANCH_16_TO_IP 0x6d0
1544#define MSR_LASTBRANCH_17_TO_IP 0x6d1
1545#define MSR_LASTBRANCH_18_TO_IP 0x6d2
1546#define MSR_LASTBRANCH_19_TO_IP 0x6d3
1547#define MSR_LASTBRANCH_20_TO_IP 0x6d4
1548#define MSR_LASTBRANCH_21_TO_IP 0x6d5
1549#define MSR_LASTBRANCH_22_TO_IP 0x6d6
1550#define MSR_LASTBRANCH_23_TO_IP 0x6d7
1551#define MSR_LASTBRANCH_24_TO_IP 0x6d8
1552#define MSR_LASTBRANCH_25_TO_IP 0x6d9
1553#define MSR_LASTBRANCH_26_TO_IP 0x6da
1554#define MSR_LASTBRANCH_27_TO_IP 0x6db
1555#define MSR_LASTBRANCH_28_TO_IP 0x6dc
1556#define MSR_LASTBRANCH_29_TO_IP 0x6dd
1557#define MSR_LASTBRANCH_30_TO_IP 0x6de
1558#define MSR_LASTBRANCH_31_TO_IP 0x6df
1559
1560#define MSR_LASTBRANCH_0_INFO 0xdc0
1561#define MSR_LASTBRANCH_1_INFO 0xdc1
1562#define MSR_LASTBRANCH_2_INFO 0xdc2
1563#define MSR_LASTBRANCH_3_INFO 0xdc3
1564#define MSR_LASTBRANCH_4_INFO 0xdc4
1565#define MSR_LASTBRANCH_5_INFO 0xdc5
1566#define MSR_LASTBRANCH_6_INFO 0xdc6
1567#define MSR_LASTBRANCH_7_INFO 0xdc7
1568#define MSR_LASTBRANCH_8_INFO 0xdc8
1569#define MSR_LASTBRANCH_9_INFO 0xdc9
1570#define MSR_LASTBRANCH_10_INFO 0xdca
1571#define MSR_LASTBRANCH_11_INFO 0xdcb
1572#define MSR_LASTBRANCH_12_INFO 0xdcc
1573#define MSR_LASTBRANCH_13_INFO 0xdcd
1574#define MSR_LASTBRANCH_14_INFO 0xdce
1575#define MSR_LASTBRANCH_15_INFO 0xdcf
1576#define MSR_LASTBRANCH_16_INFO 0xdd0
1577#define MSR_LASTBRANCH_17_INFO 0xdd1
1578#define MSR_LASTBRANCH_18_INFO 0xdd2
1579#define MSR_LASTBRANCH_19_INFO 0xdd3
1580#define MSR_LASTBRANCH_20_INFO 0xdd4
1581#define MSR_LASTBRANCH_21_INFO 0xdd5
1582#define MSR_LASTBRANCH_22_INFO 0xdd6
1583#define MSR_LASTBRANCH_23_INFO 0xdd7
1584#define MSR_LASTBRANCH_24_INFO 0xdd8
1585#define MSR_LASTBRANCH_25_INFO 0xdd9
1586#define MSR_LASTBRANCH_26_INFO 0xdda
1587#define MSR_LASTBRANCH_27_INFO 0xddb
1588#define MSR_LASTBRANCH_28_INFO 0xddc
1589#define MSR_LASTBRANCH_29_INFO 0xddd
1590#define MSR_LASTBRANCH_30_INFO 0xdde
1591#define MSR_LASTBRANCH_31_INFO 0xddf
1592
1593/** LBR branch tracking selection MSR. */
1594#define MSR_LASTBRANCH_SELECT 0x1c8
1595/** LBR Top-of-stack MSR (index to most recent record). */
1596#define MSR_LASTBRANCH_TOS 0x1c9
1597/** @} */
1598
1599/** @name Last event record registers.
1600 * @{ */
1601/** Last event record source IP register. */
1602#define MSR_LER_FROM_IP 0x1dd
1603/** Last event record destination IP register. */
1604#define MSR_LER_TO_IP 0x1de
1605/** @} */
1606
1607/** Intel TSX (Transactional Synchronization Extensions) control MSR. */
1608#define MSR_IA32_TSX_CTRL 0x122
1609
1610/** Variable range MTRRs.
1611 * @{ */
1612#define MSR_IA32_MTRR_PHYSBASE0 0x200
1613#define MSR_IA32_MTRR_PHYSMASK0 0x201
1614#define MSR_IA32_MTRR_PHYSBASE1 0x202
1615#define MSR_IA32_MTRR_PHYSMASK1 0x203
1616#define MSR_IA32_MTRR_PHYSBASE2 0x204
1617#define MSR_IA32_MTRR_PHYSMASK2 0x205
1618#define MSR_IA32_MTRR_PHYSBASE3 0x206
1619#define MSR_IA32_MTRR_PHYSMASK3 0x207
1620#define MSR_IA32_MTRR_PHYSBASE4 0x208
1621#define MSR_IA32_MTRR_PHYSMASK4 0x209
1622#define MSR_IA32_MTRR_PHYSBASE5 0x20a
1623#define MSR_IA32_MTRR_PHYSMASK5 0x20b
1624#define MSR_IA32_MTRR_PHYSBASE6 0x20c
1625#define MSR_IA32_MTRR_PHYSMASK6 0x20d
1626#define MSR_IA32_MTRR_PHYSBASE7 0x20e
1627#define MSR_IA32_MTRR_PHYSMASK7 0x20f
1628#define MSR_IA32_MTRR_PHYSBASE8 0x210
1629#define MSR_IA32_MTRR_PHYSMASK8 0x211
1630#define MSR_IA32_MTRR_PHYSBASE9 0x212
1631#define MSR_IA32_MTRR_PHYSMASK9 0x213
1632/** @} */
1633
1634/** Fixed range MTRRs.
1635 * @{ */
1636#define MSR_IA32_MTRR_FIX64K_00000 0x250
1637#define MSR_IA32_MTRR_FIX16K_80000 0x258
1638#define MSR_IA32_MTRR_FIX16K_A0000 0x259
1639#define MSR_IA32_MTRR_FIX4K_C0000 0x268
1640#define MSR_IA32_MTRR_FIX4K_C8000 0x269
1641#define MSR_IA32_MTRR_FIX4K_D0000 0x26a
1642#define MSR_IA32_MTRR_FIX4K_D8000 0x26b
1643#define MSR_IA32_MTRR_FIX4K_E0000 0x26c
1644#define MSR_IA32_MTRR_FIX4K_E8000 0x26d
1645#define MSR_IA32_MTRR_FIX4K_F0000 0x26e
1646#define MSR_IA32_MTRR_FIX4K_F8000 0x26f
1647/** @} */
1648
1649/** MTRR Default Range. */
1650#define MSR_IA32_MTRR_DEF_TYPE 0x2FF
1651
1652/** Global performance counter control facilities (Intel only). */
1653#define MSR_IA32_PERF_GLOBAL_STATUS 0x38E
1654#define MSR_IA32_PERF_GLOBAL_CTRL 0x38F
1655#define MSR_IA32_PERF_GLOBAL_OVF_CTRL 0x390
1656
1657/** Precise Event Based sampling (Intel only). */
1658#define MSR_IA32_PEBS_ENABLE 0x3F1
1659
1660#define MSR_IA32_MC0_CTL 0x400
1661#define MSR_IA32_MC0_STATUS 0x401
1662
1663/** Basic VMX information. */
1664#define MSR_IA32_VMX_BASIC 0x480
1665/** Allowed settings for pin-based VM execution controls. */
1666#define MSR_IA32_VMX_PINBASED_CTLS 0x481
1667/** Allowed settings for proc-based VM execution controls. */
1668#define MSR_IA32_VMX_PROCBASED_CTLS 0x482
1669/** Allowed settings for the VM-exit controls. */
1670#define MSR_IA32_VMX_EXIT_CTLS 0x483
1671/** Allowed settings for the VM-entry controls. */
1672#define MSR_IA32_VMX_ENTRY_CTLS 0x484
1673/** Misc VMX info. */
1674#define MSR_IA32_VMX_MISC 0x485
1675/** Fixed cleared bits in CR0. */
1676#define MSR_IA32_VMX_CR0_FIXED0 0x486
1677/** Fixed set bits in CR0. */
1678#define MSR_IA32_VMX_CR0_FIXED1 0x487
1679/** Fixed cleared bits in CR4. */
1680#define MSR_IA32_VMX_CR4_FIXED0 0x488
1681/** Fixed set bits in CR4. */
1682#define MSR_IA32_VMX_CR4_FIXED1 0x489
1683/** Information for enumerating fields in the VMCS. */
1684#define MSR_IA32_VMX_VMCS_ENUM 0x48A
1685/** Allowed settings for secondary processor-based VM-execution controls. */
1686#define MSR_IA32_VMX_PROCBASED_CTLS2 0x48B
1687/** EPT capabilities. */
1688#define MSR_IA32_VMX_EPT_VPID_CAP 0x48C
1689/** Allowed settings of all pin-based VM execution controls. */
1690#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x48D
1691/** Allowed settings of all proc-based VM execution controls. */
1692#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x48E
1693/** Allowed settings of all VMX exit controls. */
1694#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x48F
1695/** Allowed settings of all VMX entry controls. */
1696#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x490
1697/** Allowed settings for the VM-function controls. */
1698#define MSR_IA32_VMX_VMFUNC 0x491
1699/** Tertiary processor-based VM execution controls. */
1700#define MSR_IA32_VMX_PROCBASED_CTLS3 0x492
1701/** Secondary VM-exit controls. */
1702#define MSR_IA32_VMX_EXIT_CTLS2 0x493
1703
1704/** Intel PT - Enable and control for trace packet generation. */
1705#define MSR_IA32_RTIT_CTL 0x570
1706
1707/** DS Save Area (R/W). */
1708#define MSR_IA32_DS_AREA 0x600
1709/** Running Average Power Limit (RAPL) power units. */
1710#define MSR_RAPL_POWER_UNIT 0x606
1711/** Package C3 Interrupt Response Limit. */
1712#define MSR_PKGC3_IRTL 0x60a
1713/** Package C6/C7S Interrupt Response Limit 1. */
1714#define MSR_PKGC_IRTL1 0x60b
1715/** Package C6/C7S Interrupt Response Limit 2. */
1716#define MSR_PKGC_IRTL2 0x60c
1717/** Package C2 Residency Counter. */
1718#define MSR_PKG_C2_RESIDENCY 0x60d
1719/** PKG RAPL Power Limit Control. */
1720#define MSR_PKG_POWER_LIMIT 0x610
1721/** PKG Energy Status. */
1722#define MSR_PKG_ENERGY_STATUS 0x611
1723/** PKG Perf Status. */
1724#define MSR_PKG_PERF_STATUS 0x613
1725/** PKG RAPL Parameters. */
1726#define MSR_PKG_POWER_INFO 0x614
1727/** DRAM RAPL Power Limit Control. */
1728#define MSR_DRAM_POWER_LIMIT 0x618
1729/** DRAM Energy Status. */
1730#define MSR_DRAM_ENERGY_STATUS 0x619
1731/** DRAM Performance Throttling Status. */
1732#define MSR_DRAM_PERF_STATUS 0x61b
1733/** DRAM RAPL Parameters. */
1734#define MSR_DRAM_POWER_INFO 0x61c
1735/** Package C10 Residency Counter. */
1736#define MSR_PKG_C10_RESIDENCY 0x632
1737/** PP0 Energy Status. */
1738#define MSR_PP0_ENERGY_STATUS 0x639
1739/** PP1 Energy Status. */
1740#define MSR_PP1_ENERGY_STATUS 0x641
1741/** Turbo Activation Ratio. */
1742#define MSR_TURBO_ACTIVATION_RATIO 0x64c
1743/** Core Performance Limit Reasons. */
1744#define MSR_CORE_PERF_LIMIT_REASONS 0x64f
1745
1746/** X2APIC MSR range start. */
1747#define MSR_IA32_X2APIC_START 0x800
1748/** X2APIC MSR - APIC ID Register. */
1749#define MSR_IA32_X2APIC_ID 0x802
1750/** X2APIC MSR - APIC Version Register. */
1751#define MSR_IA32_X2APIC_VERSION 0x803
1752/** X2APIC MSR - Task Priority Register. */
1753#define MSR_IA32_X2APIC_TPR 0x808
1754/** X2APIC MSR - Processor Priority register. */
1755#define MSR_IA32_X2APIC_PPR 0x80A
1756/** X2APIC MSR - End Of Interrupt register. */
1757#define MSR_IA32_X2APIC_EOI 0x80B
1758/** X2APIC MSR - Logical Destination Register. */
1759#define MSR_IA32_X2APIC_LDR 0x80D
1760/** X2APIC MSR - Spurious Interrupt Vector Register. */
1761#define MSR_IA32_X2APIC_SVR 0x80F
1762/** X2APIC MSR - In-service Register (bits 31:0). */
1763#define MSR_IA32_X2APIC_ISR0 0x810
1764/** X2APIC MSR - In-service Register (bits 63:32). */
1765#define MSR_IA32_X2APIC_ISR1 0x811
1766/** X2APIC MSR - In-service Register (bits 95:64). */
1767#define MSR_IA32_X2APIC_ISR2 0x812
1768/** X2APIC MSR - In-service Register (bits 127:96). */
1769#define MSR_IA32_X2APIC_ISR3 0x813
1770/** X2APIC MSR - In-service Register (bits 159:128). */
1771#define MSR_IA32_X2APIC_ISR4 0x814
1772/** X2APIC MSR - In-service Register (bits 191:160). */
1773#define MSR_IA32_X2APIC_ISR5 0x815
1774/** X2APIC MSR - In-service Register (bits 223:192). */
1775#define MSR_IA32_X2APIC_ISR6 0x816
1776/** X2APIC MSR - In-service Register (bits 255:224). */
1777#define MSR_IA32_X2APIC_ISR7 0x817
1778/** X2APIC MSR - Trigger Mode Register (bits 31:0). */
1779#define MSR_IA32_X2APIC_TMR0 0x818
1780/** X2APIC MSR - Trigger Mode Register (bits 63:32). */
1781#define MSR_IA32_X2APIC_TMR1 0x819
1782/** X2APIC MSR - Trigger Mode Register (bits 95:64). */
1783#define MSR_IA32_X2APIC_TMR2 0x81A
1784/** X2APIC MSR - Trigger Mode Register (bits 127:96). */
1785#define MSR_IA32_X2APIC_TMR3 0x81B
1786/** X2APIC MSR - Trigger Mode Register (bits 159:128). */
1787#define MSR_IA32_X2APIC_TMR4 0x81C
1788/** X2APIC MSR - Trigger Mode Register (bits 191:160). */
1789#define MSR_IA32_X2APIC_TMR5 0x81D
1790/** X2APIC MSR - Trigger Mode Register (bits 223:192). */
1791#define MSR_IA32_X2APIC_TMR6 0x81E
1792/** X2APIC MSR - Trigger Mode Register (bits 255:224). */
1793#define MSR_IA32_X2APIC_TMR7 0x81F
1794/** X2APIC MSR - Interrupt Request Register (bits 31:0). */
1795#define MSR_IA32_X2APIC_IRR0 0x820
1796/** X2APIC MSR - Interrupt Request Register (bits 63:32). */
1797#define MSR_IA32_X2APIC_IRR1 0x821
1798/** X2APIC MSR - Interrupt Request Register (bits 95:64). */
1799#define MSR_IA32_X2APIC_IRR2 0x822
1800/** X2APIC MSR - Interrupt Request Register (bits 127:96). */
1801#define MSR_IA32_X2APIC_IRR3 0x823
1802/** X2APIC MSR - Interrupt Request Register (bits 159:128). */
1803#define MSR_IA32_X2APIC_IRR4 0x824
1804/** X2APIC MSR - Interrupt Request Register (bits 191:160). */
1805#define MSR_IA32_X2APIC_IRR5 0x825
1806/** X2APIC MSR - Interrupt Request Register (bits 223:192). */
1807#define MSR_IA32_X2APIC_IRR6 0x826
1808/** X2APIC MSR - Interrupt Request Register (bits 255:224). */
1809#define MSR_IA32_X2APIC_IRR7 0x827
1810/** X2APIC MSR - Error Status Register. */
1811#define MSR_IA32_X2APIC_ESR 0x828
1812/** X2APIC MSR - LVT CMCI Register. */
1813#define MSR_IA32_X2APIC_LVT_CMCI 0x82F
1814/** X2APIC MSR - Interrupt Command Register. */
1815#define MSR_IA32_X2APIC_ICR 0x830
1816/** X2APIC MSR - LVT Timer Register. */
1817#define MSR_IA32_X2APIC_LVT_TIMER 0x832
1818/** X2APIC MSR - LVT Thermal Sensor Register. */
1819#define MSR_IA32_X2APIC_LVT_THERMAL 0x833
1820/** X2APIC MSR - LVT Performance Counter Register. */
1821#define MSR_IA32_X2APIC_LVT_PERF 0x834
1822/** X2APIC MSR - LVT LINT0 Register. */
1823#define MSR_IA32_X2APIC_LVT_LINT0 0x835
1824/** X2APIC MSR - LVT LINT1 Register. */
1825#define MSR_IA32_X2APIC_LVT_LINT1 0x836
1826/** X2APIC MSR - LVT Error Register . */
1827#define MSR_IA32_X2APIC_LVT_ERROR 0x837
1828/** X2APIC MSR - Timer Initial Count Register. */
1829#define MSR_IA32_X2APIC_TIMER_ICR 0x838
1830/** X2APIC MSR - Timer Current Count Register. */
1831#define MSR_IA32_X2APIC_TIMER_CCR 0x839
1832/** X2APIC MSR - Timer Divide Configuration Register. */
1833#define MSR_IA32_X2APIC_TIMER_DCR 0x83E
1834/** X2APIC MSR - Self IPI. */
1835#define MSR_IA32_X2APIC_SELF_IPI 0x83F
1836/** X2APIC MSR range end. */
1837#define MSR_IA32_X2APIC_END 0x8FF
1838/** X2APIC MSR - LVT start range. */
1839#define MSR_IA32_X2APIC_LVT_START MSR_IA32_X2APIC_LVT_TIMER
1840/** X2APIC MSR - LVT end range (inclusive). */
1841#define MSR_IA32_X2APIC_LVT_END MSR_IA32_X2APIC_LVT_ERROR
1842
1843/** K6 EFER - Extended Feature Enable Register. */
1844#define MSR_K6_EFER UINT32_C(0xc0000080)
1845/** @todo document EFER */
1846/** Bit 0 - SCE - System call extensions (SYSCALL / SYSRET). (R/W) */
1847#define MSR_K6_EFER_SCE RT_BIT_32(0)
1848/** Bit 8 - LME - Long mode enabled. (R/W) */
1849#define MSR_K6_EFER_LME RT_BIT_32(8)
1850#define MSR_K6_EFER_BIT_LME 8 /**< Bit number of MSR_K6_EFER_LME */
1851/** Bit 10 - LMA - Long mode active. (R) */
1852#define MSR_K6_EFER_LMA RT_BIT_32(10)
1853#define MSR_K6_EFER_BIT_LMA 10 /**< Bit number of MSR_K6_EFER_LMA */
1854/** Bit 11 - NXE - No-Execute Page Protection Enabled. (R/W) */
1855#define MSR_K6_EFER_NXE RT_BIT_32(11)
1856#define MSR_K6_EFER_BIT_NXE 11 /**< Bit number of MSR_K6_EFER_NXE */
1857/** Bit 12 - SVME - Secure VM Extension Enabled. (R/W) */
1858#define MSR_K6_EFER_SVME RT_BIT_32(12)
1859/** Bit 13 - LMSLE - Long Mode Segment Limit Enable. (R/W?) */
1860#define MSR_K6_EFER_LMSLE RT_BIT_32(13)
1861/** Bit 14 - FFXSR - Fast FXSAVE / FXRSTOR (skip XMM*). (R/W) */
1862#define MSR_K6_EFER_FFXSR RT_BIT_32(14)
1863/** Bit 15 - TCE - Translation Cache Extension. (R/W) */
1864#define MSR_K6_EFER_TCE RT_BIT_32(15)
1865/** Bit 17 - MCOMMIT - Commit Stores to memory. (R/W) */
1866#define MSR_K6_EFER_MCOMMIT RT_BIT_32(17)
1867
1868/** K6 STAR - SYSCALL/RET targets. */
1869#define MSR_K6_STAR UINT32_C(0xc0000081)
1870/** Shift value for getting the SYSRET CS and SS value. */
1871#define MSR_K6_STAR_SYSRET_CS_SS_SHIFT 48
1872/** Shift value for getting the SYSCALL CS and SS value. */
1873#define MSR_K6_STAR_SYSCALL_CS_SS_SHIFT 32
1874/** Selector mask for use after shifting. */
1875#define MSR_K6_STAR_SEL_MASK UINT32_C(0xffff)
1876/** The mask which give the SYSCALL EIP. */
1877#define MSR_K6_STAR_SYSCALL_EIP_MASK UINT32_C(0xffffffff)
1878/** K6 WHCR - Write Handling Control Register. */
1879#define MSR_K6_WHCR UINT32_C(0xc0000082)
1880/** K6 UWCCR - UC/WC Cacheability Control Register. */
1881#define MSR_K6_UWCCR UINT32_C(0xc0000085)
1882/** K6 PSOR - Processor State Observability Register. */
1883#define MSR_K6_PSOR UINT32_C(0xc0000087)
1884/** K6 PFIR - Page Flush/Invalidate Register. */
1885#define MSR_K6_PFIR UINT32_C(0xc0000088)
1886
1887/** Performance counter MSRs. (AMD only) */
1888#define MSR_K7_EVNTSEL0 UINT32_C(0xc0010000)
1889#define MSR_K7_EVNTSEL1 UINT32_C(0xc0010001)
1890#define MSR_K7_EVNTSEL2 UINT32_C(0xc0010002)
1891#define MSR_K7_EVNTSEL3 UINT32_C(0xc0010003)
1892#define MSR_K7_PERFCTR0 UINT32_C(0xc0010004)
1893#define MSR_K7_PERFCTR1 UINT32_C(0xc0010005)
1894#define MSR_K7_PERFCTR2 UINT32_C(0xc0010006)
1895#define MSR_K7_PERFCTR3 UINT32_C(0xc0010007)
1896
1897/** K8 LSTAR - Long mode SYSCALL target (RIP). */
1898#define MSR_K8_LSTAR UINT32_C(0xc0000082)
1899/** K8 CSTAR - Compatibility mode SYSCALL target (RIP). */
1900#define MSR_K8_CSTAR UINT32_C(0xc0000083)
1901/** K8 SF_MASK - SYSCALL flag mask. (aka SFMASK) */
1902#define MSR_K8_SF_MASK UINT32_C(0xc0000084)
1903/** K8 FS.base - The 64-bit base FS register. */
1904#define MSR_K8_FS_BASE UINT32_C(0xc0000100)
1905/** K8 GS.base - The 64-bit base GS register. */
1906#define MSR_K8_GS_BASE UINT32_C(0xc0000101)
1907/** K8 KernelGSbase - Used with SWAPGS. */
1908#define MSR_K8_KERNEL_GS_BASE UINT32_C(0xc0000102)
1909/** K8 TSC_AUX - Used with RDTSCP. */
1910#define MSR_K8_TSC_AUX UINT32_C(0xc0000103)
1911#define MSR_K8_SYSCFG UINT32_C(0xc0010010)
1912#define MSR_K8_HWCR UINT32_C(0xc0010015)
1913#define MSR_K8_IORRBASE0 UINT32_C(0xc0010016)
1914#define MSR_K8_IORRMASK0 UINT32_C(0xc0010017)
1915#define MSR_K8_IORRBASE1 UINT32_C(0xc0010018)
1916#define MSR_K8_IORRMASK1 UINT32_C(0xc0010019)
1917#define MSR_K8_TOP_MEM1 UINT32_C(0xc001001a)
1918#define MSR_K8_TOP_MEM2 UINT32_C(0xc001001d)
1919
1920/** SMM MSRs. */
1921#define MSR_K7_SMBASE UINT32_C(0xc0010111)
1922#define MSR_K7_SMM_ADDR UINT32_C(0xc0010112)
1923#define MSR_K7_SMM_MASK UINT32_C(0xc0010113)
1924
1925/** North bridge config? See BIOS & Kernel dev guides for
1926 * details. */
1927#define MSR_K8_NB_CFG UINT32_C(0xc001001f)
1928
1929/** Hypertransport interrupt pending register.
1930 * "BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh Processors" */
1931#define MSR_K8_INT_PENDING UINT32_C(0xc0010055)
1932
1933/** SVM Control. */
1934#define MSR_K8_VM_CR UINT32_C(0xc0010114)
1935/** Disables HDT (Hardware Debug Tool) and certain internal debug
1936 * features. */
1937#define MSR_K8_VM_CR_DPD RT_BIT_32(0)
1938/** If set, non-intercepted INIT signals are converted to \#SX
1939 * exceptions. */
1940#define MSR_K8_VM_CR_R_INIT RT_BIT_32(1)
1941/** Disables A20 masking. */
1942#define MSR_K8_VM_CR_DIS_A20M RT_BIT_32(2)
1943/** Lock bit for this MSR controlling bits 3 (LOCK) and 4 (SVMDIS). */
1944#define MSR_K8_VM_CR_LOCK RT_BIT_32(3)
1945/** SVM disable. When set, writes to EFER.SVME are treated as MBZ. When
1946 * clear, EFER.SVME can be written normally. */
1947#define MSR_K8_VM_CR_SVM_DISABLE RT_BIT_32(4)
1948
1949#define MSR_K8_IGNNE UINT32_C(0xc0010115)
1950#define MSR_K8_SMM_CTL UINT32_C(0xc0010116)
1951/** SVM - VM_HSAVE_PA - Physical address for saving and restoring
1952 * host state during world switch. */
1953#define MSR_K8_VM_HSAVE_PA UINT32_C(0xc0010117)
1954
1955/** Virtualized speculation control for AMD processors.
1956 *
1957 * Unified interface among different CPU generations.
1958 * The VMM will set any architectural MSRs based on the CPU.
1959 * See "White Paper: AMD64 Technology Speculative Store Bypass Disable 5.21.18"
1960 * (12441_AMD64_SpeculativeStoreBypassDisable_Whitepaper_final.pdf) */
1961#define MSR_AMD_VIRT_SPEC_CTL UINT32_C(0xc001011f)
1962/** Speculative Store Bypass Disable. */
1963# define MSR_AMD_VIRT_SPEC_CTL_F_SSBD RT_BIT(2)
1964
1965/** @} */
1966
1967
1968/** @name Page Table / Directory / Directory Pointers / L4.
1969 * @{
1970 */
1971
1972/** Page table/directory entry as an unsigned integer. */
1973typedef uint32_t X86PGUINT;
1974/** Pointer to a page table/directory table entry as an unsigned integer. */
1975typedef X86PGUINT *PX86PGUINT;
1976/** Pointer to an const page table/directory table entry as an unsigned integer. */
1977typedef X86PGUINT const *PCX86PGUINT;
1978
1979/** Number of entries in a 32-bit PT/PD. */
1980#define X86_PG_ENTRIES 1024
1981
1982
1983/** PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1984typedef uint64_t X86PGPAEUINT;
1985/** Pointer to a PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1986typedef X86PGPAEUINT *PX86PGPAEUINT;
1987/** Pointer to an const PAE page table/page directory/pdpt/l4/l5 entry as an unsigned integer. */
1988typedef X86PGPAEUINT const *PCX86PGPAEUINT;
1989
1990/** Number of entries in a PAE PT/PD. */
1991#define X86_PG_PAE_ENTRIES 512
1992/** Number of entries in a PAE PDPT. */
1993#define X86_PG_PAE_PDPE_ENTRIES 4
1994
1995/** Number of entries in an AMD64 PT/PD/PDPT/L4/L5. */
1996#define X86_PG_AMD64_ENTRIES X86_PG_PAE_ENTRIES
1997/** Number of entries in an AMD64 PDPT.
1998 * Just for complementing X86_PG_PAE_PDPE_ENTRIES, using X86_PG_AMD64_ENTRIES for this is fine too. */
1999#define X86_PG_AMD64_PDPE_ENTRIES X86_PG_AMD64_ENTRIES
2000
2001/** The size of a default page. */
2002#define X86_PAGE_SIZE X86_PAGE_4K_SIZE
2003/** The page shift of a default page. */
2004#define X86_PAGE_SHIFT X86_PAGE_4K_SHIFT
2005/** The default page offset mask. */
2006#define X86_PAGE_OFFSET_MASK X86_PAGE_4K_OFFSET_MASK
2007/** The default page base mask for virtual addresses. */
2008#define X86_PAGE_BASE_MASK X86_PAGE_4K_BASE_MASK
2009/** The default page base mask for virtual addresses - 32bit version. */
2010#define X86_PAGE_BASE_MASK_32 X86_PAGE_4K_BASE_MASK_32
2011
2012/** The size of a 4KB page. */
2013#define X86_PAGE_4K_SIZE _4K
2014/** The page shift of a 4KB page. */
2015#define X86_PAGE_4K_SHIFT 12
2016/** The 4KB page offset mask. */
2017#define X86_PAGE_4K_OFFSET_MASK 0xfff
2018/** The 4KB page base mask for virtual addresses. */
2019#define X86_PAGE_4K_BASE_MASK 0xfffffffffffff000ULL
2020/** The 4KB page base mask for virtual addresses - 32bit version. */
2021#define X86_PAGE_4K_BASE_MASK_32 0xfffff000U
2022
2023/** The size of a 2MB page. */
2024#define X86_PAGE_2M_SIZE _2M
2025/** The page shift of a 2MB page. */
2026#define X86_PAGE_2M_SHIFT 21
2027/** The 2MB page offset mask. */
2028#define X86_PAGE_2M_OFFSET_MASK 0x001fffff
2029/** The 2MB page base mask for virtual addresses. */
2030#define X86_PAGE_2M_BASE_MASK 0xffffffffffe00000ULL
2031/** The 2MB page base mask for virtual addresses - 32bit version. */
2032#define X86_PAGE_2M_BASE_MASK_32 0xffe00000U
2033
2034/** The size of a 4MB page. */
2035#define X86_PAGE_4M_SIZE _4M
2036/** The page shift of a 4MB page. */
2037#define X86_PAGE_4M_SHIFT 22
2038/** The 4MB page offset mask. */
2039#define X86_PAGE_4M_OFFSET_MASK 0x003fffff
2040/** The 4MB page base mask for virtual addresses. */
2041#define X86_PAGE_4M_BASE_MASK 0xffffffffffc00000ULL
2042/** The 4MB page base mask for virtual addresses - 32bit version. */
2043#define X86_PAGE_4M_BASE_MASK_32 0xffc00000U
2044
2045/** The size of a 1GB page. */
2046#define X86_PAGE_1G_SIZE _1G
2047/** The page shift of a 1GB page. */
2048#define X86_PAGE_1G_SHIFT 30
2049/** The 1GB page offset mask. */
2050#define X86_PAGE_1G_OFFSET_MASK 0x3fffffff
2051/** The 1GB page base mask for virtual addresses. */
2052#define X86_PAGE_1G_BASE_MASK UINT64_C(0xffffffffc0000000)
2053
2054/**
2055 * Check if the given address is canonical.
2056 */
2057#define X86_IS_CANONICAL(a_u64Addr) ((uint64_t)(a_u64Addr) + UINT64_C(0x800000000000) < UINT64_C(0x1000000000000))
2058
2059/**
2060 * Gets the page base mask given the page shift.
2061 */
2062#define X86_GET_PAGE_BASE_MASK(a_cShift) (UINT64_C(0xffffffffffffffff) << (a_cShift))
2063
2064/**
2065 * Gets the page offset mask given the page shift.
2066 */
2067#define X86_GET_PAGE_OFFSET_MASK(a_cShift) (~X86_GET_PAGE_BASE_MASK(a_cShift))
2068
2069
2070/** @name Page Table Entry
2071 * @{
2072 */
2073/** Bit 0 - P - Present bit. */
2074#define X86_PTE_BIT_P 0
2075/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2076#define X86_PTE_BIT_RW 1
2077/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2078#define X86_PTE_BIT_US 2
2079/** Bit 3 - PWT - Page level write thru bit. */
2080#define X86_PTE_BIT_PWT 3
2081/** Bit 4 - PCD - Page level cache disable bit. */
2082#define X86_PTE_BIT_PCD 4
2083/** Bit 5 - A - Access bit. */
2084#define X86_PTE_BIT_A 5
2085/** Bit 6 - D - Dirty bit. */
2086#define X86_PTE_BIT_D 6
2087/** Bit 7 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
2088#define X86_PTE_BIT_PAT 7
2089/** Bit 8 - G - Global flag. */
2090#define X86_PTE_BIT_G 8
2091/** Bits 63 - NX - PAE/LM - No execution flag. */
2092#define X86_PTE_PAE_BIT_NX 63
2093
2094/** Bit 0 - P - Present bit mask. */
2095#define X86_PTE_P RT_BIT_32(0)
2096/** Bit 1 - R/W - Read (clear) / Write (set) bit mask. */
2097#define X86_PTE_RW RT_BIT_32(1)
2098/** Bit 2 - U/S - User (set) / Supervisor (clear) bit mask. */
2099#define X86_PTE_US RT_BIT_32(2)
2100/** Bit 3 - PWT - Page level write thru bit mask. */
2101#define X86_PTE_PWT RT_BIT_32(3)
2102/** Bit 4 - PCD - Page level cache disable bit mask. */
2103#define X86_PTE_PCD RT_BIT_32(4)
2104/** Bit 5 - A - Access bit mask. */
2105#define X86_PTE_A RT_BIT_32(5)
2106/** Bit 6 - D - Dirty bit mask. */
2107#define X86_PTE_D RT_BIT_32(6)
2108/** Bit 7 - PAT - Page Attribute Table index bit mask. Reserved and 0 if not supported. */
2109#define X86_PTE_PAT RT_BIT_32(7)
2110/** Bit 8 - G - Global bit mask. */
2111#define X86_PTE_G RT_BIT_32(8)
2112
2113/** Bits 9-11 - - Available for use to system software. */
2114#define X86_PTE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2115/** Bits 12-31 - - Physical Page number of the next level. */
2116#define X86_PTE_PG_MASK ( 0xfffff000 )
2117
2118/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2119#define X86_PTE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2120/** Bits 63 - NX - PAE/LM - No execution flag. */
2121#define X86_PTE_PAE_NX RT_BIT_64(63)
2122/** Bits 62-52 - - PAE - MBZ bits when NX is active. */
2123#define X86_PTE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000000)
2124/** Bits 63-52 - - PAE - MBZ bits when no NX. */
2125#define X86_PTE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000000)
2126/** No bits - - LM - MBZ bits when NX is active. */
2127#define X86_PTE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000000)
2128/** Bits 63 - - LM - MBZ bits when no NX. */
2129#define X86_PTE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000000)
2130
2131/**
2132 * Page table entry.
2133 */
2134typedef struct X86PTEBITS
2135{
2136 /** Flags whether(=1) or not the page is present. */
2137 uint32_t u1Present : 1;
2138 /** Read(=0) / Write(=1) flag. */
2139 uint32_t u1Write : 1;
2140 /** User(=1) / Supervisor (=0) flag. */
2141 uint32_t u1User : 1;
2142 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2143 uint32_t u1WriteThru : 1;
2144 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2145 uint32_t u1CacheDisable : 1;
2146 /** Accessed flag.
2147 * Indicates that the page have been read or written to. */
2148 uint32_t u1Accessed : 1;
2149 /** Dirty flag.
2150 * Indicates that the page has been written to. */
2151 uint32_t u1Dirty : 1;
2152 /** Reserved / If PAT enabled, bit 2 of the index. */
2153 uint32_t u1PAT : 1;
2154 /** Global flag. (Ignored in all but final level.) */
2155 uint32_t u1Global : 1;
2156 /** Available for use to system software. */
2157 uint32_t u3Available : 3;
2158 /** Physical Page number of the next level. */
2159 uint32_t u20PageNo : 20;
2160} X86PTEBITS;
2161#ifndef VBOX_FOR_DTRACE_LIB
2162AssertCompileSize(X86PTEBITS, 4);
2163#endif
2164/** Pointer to a page table entry. */
2165typedef X86PTEBITS *PX86PTEBITS;
2166/** Pointer to a const page table entry. */
2167typedef const X86PTEBITS *PCX86PTEBITS;
2168
2169/**
2170 * Page table entry.
2171 */
2172typedef union X86PTE
2173{
2174 /** Unsigned integer view */
2175 X86PGUINT u;
2176#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2177 /** Bit field view. */
2178 X86PTEBITS n;
2179#endif
2180 /** 32-bit view. */
2181 uint32_t au32[1];
2182 /** 16-bit view. */
2183 uint16_t au16[2];
2184 /** 8-bit view. */
2185 uint8_t au8[4];
2186} X86PTE;
2187#ifndef VBOX_FOR_DTRACE_LIB
2188AssertCompileSize(X86PTE, 4);
2189#endif
2190/** Pointer to a page table entry. */
2191typedef X86PTE *PX86PTE;
2192/** Pointer to a const page table entry. */
2193typedef const X86PTE *PCX86PTE;
2194
2195
2196/**
2197 * PAE page table entry.
2198 */
2199typedef struct X86PTEPAEBITS
2200{
2201 /** Flags whether(=1) or not the page is present. */
2202 uint32_t u1Present : 1;
2203 /** Read(=0) / Write(=1) flag. */
2204 uint32_t u1Write : 1;
2205 /** User(=1) / Supervisor(=0) flag. */
2206 uint32_t u1User : 1;
2207 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2208 uint32_t u1WriteThru : 1;
2209 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2210 uint32_t u1CacheDisable : 1;
2211 /** Accessed flag.
2212 * Indicates that the page have been read or written to. */
2213 uint32_t u1Accessed : 1;
2214 /** Dirty flag.
2215 * Indicates that the page has been written to. */
2216 uint32_t u1Dirty : 1;
2217 /** Reserved / If PAT enabled, bit 2 of the index. */
2218 uint32_t u1PAT : 1;
2219 /** Global flag. (Ignored in all but final level.) */
2220 uint32_t u1Global : 1;
2221 /** Available for use to system software. */
2222 uint32_t u3Available : 3;
2223 /** Physical Page number of the next level - Low Part. Don't use this. */
2224 uint32_t u20PageNoLow : 20;
2225 /** Physical Page number of the next level - High Part. Don't use this. */
2226 uint32_t u20PageNoHigh : 20;
2227 /** MBZ bits */
2228 uint32_t u11Reserved : 11;
2229 /** No Execute flag. */
2230 uint32_t u1NoExecute : 1;
2231} X86PTEPAEBITS;
2232#ifndef VBOX_FOR_DTRACE_LIB
2233AssertCompileSize(X86PTEPAEBITS, 8);
2234#endif
2235/** Pointer to a page table entry. */
2236typedef X86PTEPAEBITS *PX86PTEPAEBITS;
2237/** Pointer to a page table entry. */
2238typedef const X86PTEPAEBITS *PCX86PTEPAEBITS;
2239
2240/**
2241 * PAE Page table entry.
2242 */
2243typedef union X86PTEPAE
2244{
2245 /** Unsigned integer view */
2246 X86PGPAEUINT u;
2247#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2248 /** Bit field view. */
2249 X86PTEPAEBITS n;
2250#endif
2251 /** 32-bit view. */
2252 uint32_t au32[2];
2253 /** 16-bit view. */
2254 uint16_t au16[4];
2255 /** 8-bit view. */
2256 uint8_t au8[8];
2257} X86PTEPAE;
2258#ifndef VBOX_FOR_DTRACE_LIB
2259AssertCompileSize(X86PTEPAE, 8);
2260#endif
2261/** Pointer to a PAE page table entry. */
2262typedef X86PTEPAE *PX86PTEPAE;
2263/** Pointer to a const PAE page table entry. */
2264typedef const X86PTEPAE *PCX86PTEPAE;
2265/** @} */
2266
2267/**
2268 * Page table.
2269 */
2270typedef struct X86PT
2271{
2272 /** PTE Array. */
2273 X86PTE a[X86_PG_ENTRIES];
2274} X86PT;
2275#ifndef VBOX_FOR_DTRACE_LIB
2276AssertCompileSize(X86PT, 4096);
2277#endif
2278/** Pointer to a page table. */
2279typedef X86PT *PX86PT;
2280/** Pointer to a const page table. */
2281typedef const X86PT *PCX86PT;
2282
2283/** The page shift to get the PT index. */
2284#define X86_PT_SHIFT 12
2285/** The PT index mask (apply to a shifted page address). */
2286#define X86_PT_MASK 0x3ff
2287
2288
2289/**
2290 * Page directory.
2291 */
2292typedef struct X86PTPAE
2293{
2294 /** PTE Array. */
2295 X86PTEPAE a[X86_PG_PAE_ENTRIES];
2296} X86PTPAE;
2297#ifndef VBOX_FOR_DTRACE_LIB
2298AssertCompileSize(X86PTPAE, 4096);
2299#endif
2300/** Pointer to a page table. */
2301typedef X86PTPAE *PX86PTPAE;
2302/** Pointer to a const page table. */
2303typedef const X86PTPAE *PCX86PTPAE;
2304
2305/** The page shift to get the PA PTE index. */
2306#define X86_PT_PAE_SHIFT 12
2307/** The PAE PT index mask (apply to a shifted page address). */
2308#define X86_PT_PAE_MASK 0x1ff
2309
2310
2311/** @name 4KB Page Directory Entry
2312 * @{
2313 */
2314/** Bit 0 - P - Present bit. */
2315#define X86_PDE_P RT_BIT_32(0)
2316/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2317#define X86_PDE_RW RT_BIT_32(1)
2318/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2319#define X86_PDE_US RT_BIT_32(2)
2320/** Bit 3 - PWT - Page level write thru bit. */
2321#define X86_PDE_PWT RT_BIT_32(3)
2322/** Bit 4 - PCD - Page level cache disable bit. */
2323#define X86_PDE_PCD RT_BIT_32(4)
2324/** Bit 5 - A - Access bit. */
2325#define X86_PDE_A RT_BIT_32(5)
2326/** Bit 7 - PS - Page size attribute.
2327 * Clear mean 4KB pages, set means large pages (2/4MB). */
2328#define X86_PDE_PS RT_BIT_32(7)
2329/** Bits 9-11 - - Available for use to system software. */
2330#define X86_PDE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2331/** Bits 12-31 - - Physical Page number of the next level. */
2332#define X86_PDE_PG_MASK ( 0xfffff000 )
2333
2334/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2335#define X86_PDE_PAE_PG_MASK UINT64_C(0x000ffffffffff000)
2336/** Bits 63 - NX - PAE/LM - No execution flag. */
2337#define X86_PDE_PAE_NX RT_BIT_64(63)
2338/** Bits 62-52, 7 - - PAE - MBZ bits when NX is active. */
2339#define X86_PDE_PAE_MBZ_MASK_NX UINT64_C(0x7ff0000000000080)
2340/** Bits 63-52, 7 - - PAE - MBZ bits when no NX. */
2341#define X86_PDE_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff0000000000080)
2342/** Bit 7 - - LM - MBZ bits when NX is active. */
2343#define X86_PDE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2344/** Bits 63, 7 - - LM - MBZ bits when no NX. */
2345#define X86_PDE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2346
2347/**
2348 * Page directory entry.
2349 */
2350typedef struct X86PDEBITS
2351{
2352 /** Flags whether(=1) or not the page is present. */
2353 uint32_t u1Present : 1;
2354 /** Read(=0) / Write(=1) flag. */
2355 uint32_t u1Write : 1;
2356 /** User(=1) / Supervisor (=0) flag. */
2357 uint32_t u1User : 1;
2358 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2359 uint32_t u1WriteThru : 1;
2360 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2361 uint32_t u1CacheDisable : 1;
2362 /** Accessed flag.
2363 * Indicates that the page has been read or written to. */
2364 uint32_t u1Accessed : 1;
2365 /** Reserved / Ignored (dirty bit). */
2366 uint32_t u1Reserved0 : 1;
2367 /** Size bit if PSE is enabled - in any event it's 0. */
2368 uint32_t u1Size : 1;
2369 /** Reserved / Ignored (global bit). */
2370 uint32_t u1Reserved1 : 1;
2371 /** Available for use to system software. */
2372 uint32_t u3Available : 3;
2373 /** Physical Page number of the next level. */
2374 uint32_t u20PageNo : 20;
2375} X86PDEBITS;
2376#ifndef VBOX_FOR_DTRACE_LIB
2377AssertCompileSize(X86PDEBITS, 4);
2378#endif
2379/** Pointer to a page directory entry. */
2380typedef X86PDEBITS *PX86PDEBITS;
2381/** Pointer to a const page directory entry. */
2382typedef const X86PDEBITS *PCX86PDEBITS;
2383
2384
2385/**
2386 * PAE page directory entry.
2387 */
2388typedef struct X86PDEPAEBITS
2389{
2390 /** Flags whether(=1) or not the page is present. */
2391 uint32_t u1Present : 1;
2392 /** Read(=0) / Write(=1) flag. */
2393 uint32_t u1Write : 1;
2394 /** User(=1) / Supervisor (=0) flag. */
2395 uint32_t u1User : 1;
2396 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2397 uint32_t u1WriteThru : 1;
2398 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2399 uint32_t u1CacheDisable : 1;
2400 /** Accessed flag.
2401 * Indicates that the page has been read or written to. */
2402 uint32_t u1Accessed : 1;
2403 /** Reserved / Ignored (dirty bit). */
2404 uint32_t u1Reserved0 : 1;
2405 /** Size bit if PSE is enabled - in any event it's 0. */
2406 uint32_t u1Size : 1;
2407 /** Reserved / Ignored (global bit). / */
2408 uint32_t u1Reserved1 : 1;
2409 /** Available for use to system software. */
2410 uint32_t u3Available : 3;
2411 /** Physical Page number of the next level - Low Part. Don't use! */
2412 uint32_t u20PageNoLow : 20;
2413 /** Physical Page number of the next level - High Part. Don't use! */
2414 uint32_t u20PageNoHigh : 20;
2415 /** MBZ bits */
2416 uint32_t u11Reserved : 11;
2417 /** No Execute flag. */
2418 uint32_t u1NoExecute : 1;
2419} X86PDEPAEBITS;
2420#ifndef VBOX_FOR_DTRACE_LIB
2421AssertCompileSize(X86PDEPAEBITS, 8);
2422#endif
2423/** Pointer to a page directory entry. */
2424typedef X86PDEPAEBITS *PX86PDEPAEBITS;
2425/** Pointer to a const page directory entry. */
2426typedef const X86PDEPAEBITS *PCX86PDEPAEBITS;
2427
2428/** @} */
2429
2430
2431/** @name 2/4MB Page Directory Entry
2432 * @{
2433 */
2434/** Bit 0 - P - Present bit. */
2435#define X86_PDE4M_P RT_BIT_32(0)
2436/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2437#define X86_PDE4M_RW RT_BIT_32(1)
2438/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2439#define X86_PDE4M_US RT_BIT_32(2)
2440/** Bit 3 - PWT - Page level write thru bit. */
2441#define X86_PDE4M_PWT RT_BIT_32(3)
2442/** Bit 4 - PCD - Page level cache disable bit. */
2443#define X86_PDE4M_PCD RT_BIT_32(4)
2444/** Bit 5 - A - Access bit. */
2445#define X86_PDE4M_A RT_BIT_32(5)
2446/** Bit 6 - D - Dirty bit. */
2447#define X86_PDE4M_D RT_BIT_32(6)
2448/** Bit 7 - PS - Page size attribute. Clear mean 4KB pages, set means large pages (2/4MB). */
2449#define X86_PDE4M_PS RT_BIT_32(7)
2450/** Bit 8 - G - Global flag. */
2451#define X86_PDE4M_G RT_BIT_32(8)
2452/** Bits 9-11 - AVL - Available for use to system software. */
2453#define X86_PDE4M_AVL (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2454/** Bit 12 - PAT - Page Attribute Table index bit. Reserved and 0 if not supported. */
2455#define X86_PDE4M_PAT RT_BIT_32(12)
2456/** Shift to get from X86_PTE_PAT to X86_PDE4M_PAT. */
2457#define X86_PDE4M_PAT_SHIFT (12 - 7)
2458/** Bits 22-31 - - Physical Page number. */
2459#define X86_PDE4M_PG_MASK ( 0xffc00000 )
2460/** Bits 20-13 - - Physical Page number high part (32-39 bits). AMD64 hack. */
2461#define X86_PDE4M_PG_HIGH_MASK ( 0x001fe000 )
2462/** The number of bits to the high part of the page number. */
2463#define X86_PDE4M_PG_HIGH_SHIFT 19
2464/** Bit 21 - - MBZ bits for AMD CPUs, no PSE36. */
2465#define X86_PDE4M_MBZ_MASK RT_BIT_32(21)
2466
2467/** Bits 21-51 - - PAE/LM - Physical Page number.
2468 * (Bits 40-51 (long mode) & bits 36-51 (pae legacy) are reserved according to the Intel docs; AMD allows for more.) */
2469#define X86_PDE2M_PAE_PG_MASK UINT64_C(0x000fffffffe00000)
2470/** Bits 63 - NX - PAE/LM - No execution flag. */
2471#define X86_PDE2M_PAE_NX RT_BIT_64(63)
2472/** Bits 62-52, 20-13 - - PAE - MBZ bits when NX is active. */
2473#define X86_PDE2M_PAE_MBZ_MASK_NX UINT64_C(0x7ff00000001fe000)
2474/** Bits 63-52, 20-13 - - PAE - MBZ bits when no NX. */
2475#define X86_PDE2M_PAE_MBZ_MASK_NO_NX UINT64_C(0xfff00000001fe000)
2476/** Bits 20-13 - - LM - MBZ bits when NX is active. */
2477#define X86_PDE2M_LM_MBZ_MASK_NX UINT64_C(0x00000000001fe000)
2478/** Bits 63, 20-13 - - LM - MBZ bits when no NX. */
2479#define X86_PDE2M_LM_MBZ_MASK_NO_NX UINT64_C(0x80000000001fe000)
2480
2481/**
2482 * 4MB page directory entry.
2483 */
2484typedef struct X86PDE4MBITS
2485{
2486 /** Flags whether(=1) or not the page is present. */
2487 uint32_t u1Present : 1;
2488 /** Read(=0) / Write(=1) flag. */
2489 uint32_t u1Write : 1;
2490 /** User(=1) / Supervisor (=0) flag. */
2491 uint32_t u1User : 1;
2492 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2493 uint32_t u1WriteThru : 1;
2494 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2495 uint32_t u1CacheDisable : 1;
2496 /** Accessed flag.
2497 * Indicates that the page have been read or written to. */
2498 uint32_t u1Accessed : 1;
2499 /** Dirty flag.
2500 * Indicates that the page has been written to. */
2501 uint32_t u1Dirty : 1;
2502 /** Page size flag - always 1 for 4MB entries. */
2503 uint32_t u1Size : 1;
2504 /** Global flag. */
2505 uint32_t u1Global : 1;
2506 /** Available for use to system software. */
2507 uint32_t u3Available : 3;
2508 /** Reserved / If PAT enabled, bit 2 of the index. */
2509 uint32_t u1PAT : 1;
2510 /** Bits 32-39 of the page number on AMD64.
2511 * This AMD64 hack allows accessing 40bits of physical memory without PAE. */
2512 uint32_t u8PageNoHigh : 8;
2513 /** Reserved. */
2514 uint32_t u1Reserved : 1;
2515 /** Physical Page number of the page. */
2516 uint32_t u10PageNo : 10;
2517} X86PDE4MBITS;
2518#ifndef VBOX_FOR_DTRACE_LIB
2519AssertCompileSize(X86PDE4MBITS, 4);
2520#endif
2521/** Pointer to a page table entry. */
2522typedef X86PDE4MBITS *PX86PDE4MBITS;
2523/** Pointer to a const page table entry. */
2524typedef const X86PDE4MBITS *PCX86PDE4MBITS;
2525
2526
2527/**
2528 * 2MB PAE page directory entry.
2529 */
2530typedef struct X86PDE2MPAEBITS
2531{
2532 /** Flags whether(=1) or not the page is present. */
2533 uint32_t u1Present : 1;
2534 /** Read(=0) / Write(=1) flag. */
2535 uint32_t u1Write : 1;
2536 /** User(=1) / Supervisor(=0) flag. */
2537 uint32_t u1User : 1;
2538 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2539 uint32_t u1WriteThru : 1;
2540 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2541 uint32_t u1CacheDisable : 1;
2542 /** Accessed flag.
2543 * Indicates that the page have been read or written to. */
2544 uint32_t u1Accessed : 1;
2545 /** Dirty flag.
2546 * Indicates that the page has been written to. */
2547 uint32_t u1Dirty : 1;
2548 /** Page size flag - always 1 for 2MB entries. */
2549 uint32_t u1Size : 1;
2550 /** Global flag. */
2551 uint32_t u1Global : 1;
2552 /** Available for use to system software. */
2553 uint32_t u3Available : 3;
2554 /** Reserved / If PAT enabled, bit 2 of the index. */
2555 uint32_t u1PAT : 1;
2556 /** Reserved. */
2557 uint32_t u9Reserved : 9;
2558 /** Physical Page number of the next level - Low part. Don't use! */
2559 uint32_t u10PageNoLow : 10;
2560 /** Physical Page number of the next level - High part. Don't use! */
2561 uint32_t u20PageNoHigh : 20;
2562 /** MBZ bits */
2563 uint32_t u11Reserved : 11;
2564 /** No Execute flag. */
2565 uint32_t u1NoExecute : 1;
2566} X86PDE2MPAEBITS;
2567#ifndef VBOX_FOR_DTRACE_LIB
2568AssertCompileSize(X86PDE2MPAEBITS, 8);
2569#endif
2570/** Pointer to a 2MB PAE page table entry. */
2571typedef X86PDE2MPAEBITS *PX86PDE2MPAEBITS;
2572/** Pointer to a 2MB PAE page table entry. */
2573typedef const X86PDE2MPAEBITS *PCX86PDE2MPAEBITS;
2574
2575/** @} */
2576
2577/**
2578 * Page directory entry.
2579 */
2580typedef union X86PDE
2581{
2582 /** Unsigned integer view. */
2583 X86PGUINT u;
2584#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2585 /** Normal view. */
2586 X86PDEBITS n;
2587 /** 4MB view (big). */
2588 X86PDE4MBITS b;
2589#endif
2590 /** 8 bit unsigned integer view. */
2591 uint8_t au8[4];
2592 /** 16 bit unsigned integer view. */
2593 uint16_t au16[2];
2594 /** 32 bit unsigned integer view. */
2595 uint32_t au32[1];
2596} X86PDE;
2597#ifndef VBOX_FOR_DTRACE_LIB
2598AssertCompileSize(X86PDE, 4);
2599#endif
2600/** Pointer to a page directory entry. */
2601typedef X86PDE *PX86PDE;
2602/** Pointer to a const page directory entry. */
2603typedef const X86PDE *PCX86PDE;
2604
2605/**
2606 * PAE page directory entry.
2607 */
2608typedef union X86PDEPAE
2609{
2610 /** Unsigned integer view. */
2611 X86PGPAEUINT u;
2612#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2613 /** Normal view. */
2614 X86PDEPAEBITS n;
2615 /** 2MB page view (big). */
2616 X86PDE2MPAEBITS b;
2617#endif
2618 /** 8 bit unsigned integer view. */
2619 uint8_t au8[8];
2620 /** 16 bit unsigned integer view. */
2621 uint16_t au16[4];
2622 /** 32 bit unsigned integer view. */
2623 uint32_t au32[2];
2624} X86PDEPAE;
2625#ifndef VBOX_FOR_DTRACE_LIB
2626AssertCompileSize(X86PDEPAE, 8);
2627#endif
2628/** Pointer to a page directory entry. */
2629typedef X86PDEPAE *PX86PDEPAE;
2630/** Pointer to a const page directory entry. */
2631typedef const X86PDEPAE *PCX86PDEPAE;
2632
2633/**
2634 * Page directory.
2635 */
2636typedef struct X86PD
2637{
2638 /** PDE Array. */
2639 X86PDE a[X86_PG_ENTRIES];
2640} X86PD;
2641#ifndef VBOX_FOR_DTRACE_LIB
2642AssertCompileSize(X86PD, 4096);
2643#endif
2644/** Pointer to a page directory. */
2645typedef X86PD *PX86PD;
2646/** Pointer to a const page directory. */
2647typedef const X86PD *PCX86PD;
2648
2649/** The page shift to get the PD index. */
2650#define X86_PD_SHIFT 22
2651/** The PD index mask (apply to a shifted page address). */
2652#define X86_PD_MASK 0x3ff
2653
2654
2655/**
2656 * PAE page directory.
2657 */
2658typedef struct X86PDPAE
2659{
2660 /** PDE Array. */
2661 X86PDEPAE a[X86_PG_PAE_ENTRIES];
2662} X86PDPAE;
2663#ifndef VBOX_FOR_DTRACE_LIB
2664AssertCompileSize(X86PDPAE, 4096);
2665#endif
2666/** Pointer to a PAE page directory. */
2667typedef X86PDPAE *PX86PDPAE;
2668/** Pointer to a const PAE page directory. */
2669typedef const X86PDPAE *PCX86PDPAE;
2670
2671/** The page shift to get the PAE PD index. */
2672#define X86_PD_PAE_SHIFT 21
2673/** The PAE PD index mask (apply to a shifted page address). */
2674#define X86_PD_PAE_MASK 0x1ff
2675
2676
2677/** @name Page Directory Pointer Table Entry (PAE)
2678 * @{
2679 */
2680/** Bit 0 - P - Present bit. */
2681#define X86_PDPE_P RT_BIT_32(0)
2682/** Bit 1 - R/W - Read (clear) / Write (set) bit. Long Mode only. */
2683#define X86_PDPE_RW RT_BIT_32(1)
2684/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. Long Mode only. */
2685#define X86_PDPE_US RT_BIT_32(2)
2686/** Bit 3 - PWT - Page level write thru bit. */
2687#define X86_PDPE_PWT RT_BIT_32(3)
2688/** Bit 4 - PCD - Page level cache disable bit. */
2689#define X86_PDPE_PCD RT_BIT_32(4)
2690/** Bit 5 - A - Access bit. Long Mode only. */
2691#define X86_PDPE_A RT_BIT_32(5)
2692/** Bit 7 - PS - Page size (1GB). Long Mode only. */
2693#define X86_PDPE_LM_PS RT_BIT_32(7)
2694/** Bits 9-11 - - Available for use to system software. */
2695#define X86_PDPE_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2696/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2697#define X86_PDPE_PG_MASK UINT64_C(0x000ffffffffff000)
2698/** Bits 30-51 - - PG - Physical address of the 1GB page referenced by this entry. */
2699#define X86_PDPE1G_PG_MASK UINT64_C(0x000fffffc0000000)
2700/** Bits 63-52, 8-5, 2-1 - - PAE - MBZ bits (NX is long mode only). */
2701#define X86_PDPE_PAE_MBZ_MASK UINT64_C(0xfff00000000001e6)
2702/** Bits 63 - NX - LM - No execution flag. Long Mode only. */
2703#define X86_PDPE_LM_NX RT_BIT_64(63)
2704/** Bits 8, 7 - - LM - MBZ bits when NX is active. */
2705#define X86_PDPE_LM_MBZ_MASK_NX UINT64_C(0x0000000000000180)
2706/** Bits 63, 8, 7 - - LM - MBZ bits when no NX. */
2707#define X86_PDPE_LM_MBZ_MASK_NO_NX UINT64_C(0x8000000000000180)
2708/** Bits 29-13 - - LM - MBZ bits for 1GB page entry when NX is active. */
2709#define X86_PDPE1G_LM_MBZ_MASK_NX UINT64_C(0x000000003fffe000)
2710/** Bits 63, 29-13 - - LM - MBZ bits for 1GB page entry when no NX. */
2711#define X86_PDPE1G_LM_MBZ_MASK_NO_NX UINT64_C(0x800000003fffe000)
2712
2713
2714/**
2715 * Page directory pointer table entry.
2716 */
2717typedef struct X86PDPEBITS
2718{
2719 /** Flags whether(=1) or not the page is present. */
2720 uint32_t u1Present : 1;
2721 /** Chunk of reserved bits. */
2722 uint32_t u2Reserved : 2;
2723 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2724 uint32_t u1WriteThru : 1;
2725 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2726 uint32_t u1CacheDisable : 1;
2727 /** Chunk of reserved bits. */
2728 uint32_t u4Reserved : 4;
2729 /** Available for use to system software. */
2730 uint32_t u3Available : 3;
2731 /** Physical Page number of the next level - Low Part. Don't use! */
2732 uint32_t u20PageNoLow : 20;
2733 /** Physical Page number of the next level - High Part. Don't use! */
2734 uint32_t u20PageNoHigh : 20;
2735 /** MBZ bits */
2736 uint32_t u12Reserved : 12;
2737} X86PDPEBITS;
2738#ifndef VBOX_FOR_DTRACE_LIB
2739AssertCompileSize(X86PDPEBITS, 8);
2740#endif
2741/** Pointer to a page directory pointer table entry. */
2742typedef X86PDPEBITS *PX86PTPEBITS;
2743/** Pointer to a const page directory pointer table entry. */
2744typedef const X86PDPEBITS *PCX86PTPEBITS;
2745
2746/**
2747 * Page directory pointer table entry. AMD64 version
2748 */
2749typedef struct X86PDPEAMD64BITS
2750{
2751 /** Flags whether(=1) or not the page is present. */
2752 uint32_t u1Present : 1;
2753 /** Read(=0) / Write(=1) flag. */
2754 uint32_t u1Write : 1;
2755 /** User(=1) / Supervisor (=0) flag. */
2756 uint32_t u1User : 1;
2757 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2758 uint32_t u1WriteThru : 1;
2759 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2760 uint32_t u1CacheDisable : 1;
2761 /** Accessed flag.
2762 * Indicates that the page have been read or written to. */
2763 uint32_t u1Accessed : 1;
2764 /** Chunk of reserved bits. */
2765 uint32_t u3Reserved : 3;
2766 /** Available for use to system software. */
2767 uint32_t u3Available : 3;
2768 /** Physical Page number of the next level - Low Part. Don't use! */
2769 uint32_t u20PageNoLow : 20;
2770 /** Physical Page number of the next level - High Part. Don't use! */
2771 uint32_t u20PageNoHigh : 20;
2772 /** MBZ bits */
2773 uint32_t u11Reserved : 11;
2774 /** No Execute flag. */
2775 uint32_t u1NoExecute : 1;
2776} X86PDPEAMD64BITS;
2777#ifndef VBOX_FOR_DTRACE_LIB
2778AssertCompileSize(X86PDPEAMD64BITS, 8);
2779#endif
2780/** Pointer to a page directory pointer table entry. */
2781typedef X86PDPEAMD64BITS *PX86PDPEAMD64BITS;
2782/** Pointer to a const page directory pointer table entry. */
2783typedef const X86PDPEAMD64BITS *PCX86PDPEAMD64BITS;
2784
2785/**
2786 * Page directory pointer table entry for 1GB page. (AMD64 only)
2787 */
2788typedef struct X86PDPE1GB
2789{
2790 /** 0: Flags whether(=1) or not the page is present. */
2791 uint32_t u1Present : 1;
2792 /** 1: Read(=0) / Write(=1) flag. */
2793 uint32_t u1Write : 1;
2794 /** 2: User(=1) / Supervisor (=0) flag. */
2795 uint32_t u1User : 1;
2796 /** 3: Write Thru flag. If PAT enabled, bit 0 of the index. */
2797 uint32_t u1WriteThru : 1;
2798 /** 4: Cache disabled flag. If PAT enabled, bit 1 of the index. */
2799 uint32_t u1CacheDisable : 1;
2800 /** 5: Accessed flag.
2801 * Indicates that the page have been read or written to. */
2802 uint32_t u1Accessed : 1;
2803 /** 6: Dirty flag for 1GB pages. */
2804 uint32_t u1Dirty : 1;
2805 /** 7: Indicates 1GB page if set. */
2806 uint32_t u1Size : 1;
2807 /** 8: Global 1GB page. */
2808 uint32_t u1Global: 1;
2809 /** 9-11: Available for use to system software. */
2810 uint32_t u3Available : 3;
2811 /** 12: PAT bit for 1GB page. */
2812 uint32_t u1PAT : 1;
2813 /** 13-29: MBZ bits. */
2814 uint32_t u17Reserved : 17;
2815 /** 30-31: Physical page number - Low Part. Don't use! */
2816 uint32_t u2PageNoLow : 2;
2817 /** 32-51: Physical Page number of the next level - High Part. Don't use! */
2818 uint32_t u20PageNoHigh : 20;
2819 /** 52-62: MBZ bits */
2820 uint32_t u11Reserved : 11;
2821 /** 63: No Execute flag. */
2822 uint32_t u1NoExecute : 1;
2823} X86PDPE1GB;
2824#ifndef VBOX_FOR_DTRACE_LIB
2825AssertCompileSize(X86PDPE1GB, 8);
2826#endif
2827/** Pointer to a page directory pointer table entry for a 1GB page. */
2828typedef X86PDPE1GB *PX86PDPE1GB;
2829/** Pointer to a const page directory pointer table entry for a 1GB page. */
2830typedef const X86PDPE1GB *PCX86PDPE1GB;
2831
2832/**
2833 * Page directory pointer table entry.
2834 */
2835typedef union X86PDPE
2836{
2837 /** Unsigned integer view. */
2838 X86PGPAEUINT u;
2839#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2840 /** Normal view. */
2841 X86PDPEBITS n;
2842 /** AMD64 view. */
2843 X86PDPEAMD64BITS lm;
2844 /** AMD64 big view. */
2845 X86PDPE1GB b;
2846#endif
2847 /** 8 bit unsigned integer view. */
2848 uint8_t au8[8];
2849 /** 16 bit unsigned integer view. */
2850 uint16_t au16[4];
2851 /** 32 bit unsigned integer view. */
2852 uint32_t au32[2];
2853} X86PDPE;
2854#ifndef VBOX_FOR_DTRACE_LIB
2855AssertCompileSize(X86PDPE, 8);
2856#endif
2857/** Pointer to a page directory pointer table entry. */
2858typedef X86PDPE *PX86PDPE;
2859/** Pointer to a const page directory pointer table entry. */
2860typedef const X86PDPE *PCX86PDPE;
2861
2862
2863/**
2864 * Page directory pointer table.
2865 */
2866typedef struct X86PDPT
2867{
2868 /** PDE Array. */
2869 X86PDPE a[X86_PG_AMD64_PDPE_ENTRIES];
2870} X86PDPT;
2871#ifndef VBOX_FOR_DTRACE_LIB
2872AssertCompileSize(X86PDPT, 4096);
2873#endif
2874/** Pointer to a page directory pointer table. */
2875typedef X86PDPT *PX86PDPT;
2876/** Pointer to a const page directory pointer table. */
2877typedef const X86PDPT *PCX86PDPT;
2878
2879/** The page shift to get the PDPT index. */
2880#define X86_PDPT_SHIFT 30
2881/** The PDPT index mask (apply to a shifted page address). (32 bits PAE) */
2882#define X86_PDPT_MASK_PAE 0x3
2883/** The PDPT index mask (apply to a shifted page address). (64 bits PAE)*/
2884#define X86_PDPT_MASK_AMD64 0x1ff
2885
2886/** @} */
2887
2888
2889/** @name Page Map Level-4 Entry (Long Mode PAE)
2890 * @{
2891 */
2892/** Bit 0 - P - Present bit. */
2893#define X86_PML4E_P RT_BIT_32(0)
2894/** Bit 1 - R/W - Read (clear) / Write (set) bit. */
2895#define X86_PML4E_RW RT_BIT_32(1)
2896/** Bit 2 - U/S - User (set) / Supervisor (clear) bit. */
2897#define X86_PML4E_US RT_BIT_32(2)
2898/** Bit 3 - PWT - Page level write thru bit. */
2899#define X86_PML4E_PWT RT_BIT_32(3)
2900/** Bit 4 - PCD - Page level cache disable bit. */
2901#define X86_PML4E_PCD RT_BIT_32(4)
2902/** Bit 5 - A - Access bit. */
2903#define X86_PML4E_A RT_BIT_32(5)
2904/** Bits 9-11 - - Available for use to system software. */
2905#define X86_PML4E_AVL_MASK (RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
2906/** Bits 12-51 - - PAE - Physical Page number of the next level. */
2907#define X86_PML4E_PG_MASK UINT64_C(0x000ffffffffff000)
2908/** Bits 8, 7 - - MBZ bits when NX is active. */
2909#define X86_PML4E_MBZ_MASK_NX UINT64_C(0x0000000000000080)
2910/** Bits 63, 7 - - MBZ bits when no NX. */
2911#define X86_PML4E_MBZ_MASK_NO_NX UINT64_C(0x8000000000000080)
2912/** Bits 63 - NX - PAE - No execution flag. */
2913#define X86_PML4E_NX RT_BIT_64(63)
2914
2915/**
2916 * Page Map Level-4 Entry
2917 */
2918typedef struct X86PML4EBITS
2919{
2920 /** Flags whether(=1) or not the page is present. */
2921 uint32_t u1Present : 1;
2922 /** Read(=0) / Write(=1) flag. */
2923 uint32_t u1Write : 1;
2924 /** User(=1) / Supervisor (=0) flag. */
2925 uint32_t u1User : 1;
2926 /** Write Thru flag. If PAT enabled, bit 0 of the index. */
2927 uint32_t u1WriteThru : 1;
2928 /** Cache disabled flag. If PAT enabled, bit 1 of the index. */
2929 uint32_t u1CacheDisable : 1;
2930 /** Accessed flag.
2931 * Indicates that the page have been read or written to. */
2932 uint32_t u1Accessed : 1;
2933 /** Chunk of reserved bits. */
2934 uint32_t u3Reserved : 3;
2935 /** Available for use to system software. */
2936 uint32_t u3Available : 3;
2937 /** Physical Page number of the next level - Low Part. Don't use! */
2938 uint32_t u20PageNoLow : 20;
2939 /** Physical Page number of the next level - High Part. Don't use! */
2940 uint32_t u20PageNoHigh : 20;
2941 /** MBZ bits */
2942 uint32_t u11Reserved : 11;
2943 /** No Execute flag. */
2944 uint32_t u1NoExecute : 1;
2945} X86PML4EBITS;
2946#ifndef VBOX_FOR_DTRACE_LIB
2947AssertCompileSize(X86PML4EBITS, 8);
2948#endif
2949/** Pointer to a page map level-4 entry. */
2950typedef X86PML4EBITS *PX86PML4EBITS;
2951/** Pointer to a const page map level-4 entry. */
2952typedef const X86PML4EBITS *PCX86PML4EBITS;
2953
2954/**
2955 * Page Map Level-4 Entry.
2956 */
2957typedef union X86PML4E
2958{
2959 /** Unsigned integer view. */
2960 X86PGPAEUINT u;
2961#ifndef VBOX_WITHOUT_PAGING_BIT_FIELDS
2962 /** Normal view. */
2963 X86PML4EBITS n;
2964#endif
2965 /** 8 bit unsigned integer view. */
2966 uint8_t au8[8];
2967 /** 16 bit unsigned integer view. */
2968 uint16_t au16[4];
2969 /** 32 bit unsigned integer view. */
2970 uint32_t au32[2];
2971} X86PML4E;
2972#ifndef VBOX_FOR_DTRACE_LIB
2973AssertCompileSize(X86PML4E, 8);
2974#endif
2975/** Pointer to a page map level-4 entry. */
2976typedef X86PML4E *PX86PML4E;
2977/** Pointer to a const page map level-4 entry. */
2978typedef const X86PML4E *PCX86PML4E;
2979
2980
2981/**
2982 * Page Map Level-4.
2983 */
2984typedef struct X86PML4
2985{
2986 /** PDE Array. */
2987 X86PML4E a[X86_PG_PAE_ENTRIES];
2988} X86PML4;
2989#ifndef VBOX_FOR_DTRACE_LIB
2990AssertCompileSize(X86PML4, 4096);
2991#endif
2992/** Pointer to a page map level-4. */
2993typedef X86PML4 *PX86PML4;
2994/** Pointer to a const page map level-4. */
2995typedef const X86PML4 *PCX86PML4;
2996
2997/** The page shift to get the PML4 index. */
2998#define X86_PML4_SHIFT 39
2999/** The PML4 index mask (apply to a shifted page address). */
3000#define X86_PML4_MASK 0x1ff
3001
3002/** @} */
3003
3004/** @} */
3005
3006/**
3007 * Intel PCID invalidation types.
3008 */
3009/** Individual address invalidation. */
3010#define X86_INVPCID_TYPE_INDV_ADDR 0
3011/** Single-context invalidation. */
3012#define X86_INVPCID_TYPE_SINGLE_CONTEXT 1
3013/** All-context including globals invalidation. */
3014#define X86_INVPCID_TYPE_ALL_CONTEXT_INCL_GLOBAL 2
3015/** All-context excluding globals invalidation. */
3016#define X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL 3
3017/** The maximum valid invalidation type value. */
3018#define X86_INVPCID_TYPE_MAX_VALID X86_INVPCID_TYPE_ALL_CONTEXT_EXCL_GLOBAL
3019
3020
3021/** @name Special FPU integer values.
3022 * @{ */
3023#define X86_FPU_INT64_INDEFINITE INT64_MIN
3024#define X86_FPU_INT32_INDEFINITE INT32_MIN
3025#define X86_FPU_INT16_INDEFINITE INT16_MIN
3026/** @} */
3027
3028/**
3029 * 32-bit protected mode FSTENV image.
3030 */
3031typedef struct X86FSTENV32P
3032{
3033 uint16_t FCW; /**< 0x00 */
3034 uint16_t padding1; /**< 0x02 */
3035 uint16_t FSW; /**< 0x04 */
3036 uint16_t padding2; /**< 0x06 */
3037 uint16_t FTW; /**< 0x08 */
3038 uint16_t padding3; /**< 0x0a */
3039 uint32_t FPUIP; /**< 0x0c */
3040 uint16_t FPUCS; /**< 0x10 */
3041 uint16_t FOP; /**< 0x12 */
3042 uint32_t FPUDP; /**< 0x14 */
3043 uint16_t FPUDS; /**< 0x18 */
3044 uint16_t padding4; /**< 0x1a */
3045} X86FSTENV32P;
3046#ifndef VBOX_FOR_DTRACE_LIB
3047AssertCompileSize(X86FSTENV32P, 0x1c);
3048#endif
3049/** Pointer to a 32-bit protected mode FSTENV image. */
3050typedef X86FSTENV32P *PX86FSTENV32P;
3051/** Pointer to a const 32-bit protected mode FSTENV image. */
3052typedef X86FSTENV32P const *PCX86FSTENV32P;
3053
3054
3055/**
3056 * 80-bit MMX/FPU register type.
3057 */
3058typedef struct X86FPUMMX
3059{
3060 uint8_t reg[10];
3061} X86FPUMMX;
3062#ifndef VBOX_FOR_DTRACE_LIB
3063AssertCompileSize(X86FPUMMX, 10);
3064#endif
3065/** Pointer to a 80-bit MMX/FPU register type. */
3066typedef X86FPUMMX *PX86FPUMMX;
3067/** Pointer to a const 80-bit MMX/FPU register type. */
3068typedef const X86FPUMMX *PCX86FPUMMX;
3069
3070/** FPU (x87) register. */
3071typedef union X86FPUREG
3072{
3073 /** MMX view. */
3074 uint64_t mmx;
3075 /** FPU view - todo. */
3076 X86FPUMMX fpu;
3077 /** Extended precision floating point view. */
3078 RTFLOAT80U r80;
3079 /** Extended precision floating point view v2 */
3080 RTFLOAT80U2 r80Ex;
3081 /** 8-bit view. */
3082 uint8_t au8[16];
3083 /** 16-bit view. */
3084 uint16_t au16[8];
3085 /** 32-bit view. */
3086 uint32_t au32[4];
3087 /** 64-bit view. */
3088 uint64_t au64[2];
3089 /** 128-bit view. (yeah, very helpful) */
3090 uint128_t au128[1];
3091} X86FPUREG;
3092#ifndef VBOX_FOR_DTRACE_LIB
3093AssertCompileSize(X86FPUREG, 16);
3094#endif
3095/** Pointer to a FPU register. */
3096typedef X86FPUREG *PX86FPUREG;
3097/** Pointer to a const FPU register. */
3098typedef X86FPUREG const *PCX86FPUREG;
3099
3100/** FPU (x87) register - v2 with correct size. */
3101#pragma pack(1)
3102typedef union X86FPUREG2
3103{
3104 /** MMX view. */
3105 uint64_t mmx;
3106 /** FPU view - todo. */
3107 X86FPUMMX fpu;
3108 /** Extended precision floating point view. */
3109 RTFLOAT80U r80;
3110 /** 8-bit view. */
3111 uint8_t au8[10];
3112 /** 16-bit view. */
3113 uint16_t au16[5];
3114 /** 32-bit view. */
3115 uint32_t au32[2];
3116 /** 64-bit view. */
3117 uint64_t au64[1];
3118} X86FPUREG2;
3119#pragma pack()
3120#ifndef VBOX_FOR_DTRACE_LIB
3121AssertCompileSize(X86FPUREG2, 10);
3122#endif
3123/** Pointer to a FPU register - v2. */
3124typedef X86FPUREG2 *PX86FPUREG2;
3125/** Pointer to a const FPU register - v2. */
3126typedef X86FPUREG2 const *PCX86FPUREG2;
3127
3128/**
3129 * XMM register union.
3130 */
3131typedef union X86XMMREG
3132{
3133 /** XMM Register view. */
3134 uint128_t xmm;
3135 /** 8-bit view. */
3136 uint8_t au8[16];
3137 /** 16-bit view. */
3138 uint16_t au16[8];
3139 /** 32-bit view. */
3140 uint32_t au32[4];
3141 /** 64-bit view. */
3142 uint64_t au64[2];
3143 /** Signed 8-bit view. */
3144 int8_t ai8[16];
3145 /** Signed 16-bit view. */
3146 int16_t ai16[8];
3147 /** Signed 32-bit view. */
3148 int32_t ai32[4];
3149 /** Signed 64-bit view. */
3150 int64_t ai64[2];
3151 /** 128-bit view. (yeah, very helpful) */
3152 uint128_t au128[1];
3153 /** Single precision floating point view. */
3154 RTFLOAT32U ar32[4];
3155 /** Double precision floating point view. */
3156 RTFLOAT64U ar64[2];
3157#ifndef VBOX_FOR_DTRACE_LIB
3158 /** Confusing nested 128-bit union view (this is what xmm should've been). */
3159 RTUINT128U uXmm;
3160#endif
3161} X86XMMREG;
3162#ifndef VBOX_FOR_DTRACE_LIB
3163AssertCompileSize(X86XMMREG, 16);
3164#endif
3165/** Pointer to an XMM register state. */
3166typedef X86XMMREG *PX86XMMREG;
3167/** Pointer to a const XMM register state. */
3168typedef X86XMMREG const *PCX86XMMREG;
3169
3170/**
3171 * YMM register union.
3172 */
3173typedef union X86YMMREG
3174{
3175 /** YMM register view. */
3176 RTUINT256U ymm;
3177 /** 8-bit view. */
3178 uint8_t au8[32];
3179 /** 16-bit view. */
3180 uint16_t au16[16];
3181 /** 32-bit view. */
3182 uint32_t au32[8];
3183 /** 64-bit view. */
3184 uint64_t au64[4];
3185 /** 128-bit view. (yeah, very helpful) */
3186 uint128_t au128[2];
3187 /** Single precision floating point view. */
3188 RTFLOAT32U ar32[8];
3189 /** Double precision floating point view. */
3190 RTFLOAT64U ar64[4];
3191 /** XMM sub register view. */
3192 X86XMMREG aXmm[2];
3193} X86YMMREG;
3194#ifndef VBOX_FOR_DTRACE_LIB
3195AssertCompileSize(X86YMMREG, 32);
3196#endif
3197/** Pointer to an YMM register state. */
3198typedef X86YMMREG *PX86YMMREG;
3199/** Pointer to a const YMM register state. */
3200typedef X86YMMREG const *PCX86YMMREG;
3201
3202/**
3203 * ZMM register union.
3204 */
3205typedef union X86ZMMREG
3206{
3207 /** 8-bit view. */
3208 uint8_t au8[64];
3209 /** 16-bit view. */
3210 uint16_t au16[32];
3211 /** 32-bit view. */
3212 uint32_t au32[16];
3213 /** 64-bit view. */
3214 uint64_t au64[8];
3215 /** 128-bit view. (yeah, very helpful) */
3216 uint128_t au128[4];
3217 /** Single precision floating point view. */
3218 RTFLOAT32U ar32[16];
3219 /** Double precision floating point view. */
3220 RTFLOAT64U ar64[8];
3221 /** XMM sub register view. */
3222 X86XMMREG aXmm[4];
3223 /** YMM sub register view. */
3224 X86YMMREG aYmm[2];
3225} X86ZMMREG;
3226#ifndef VBOX_FOR_DTRACE_LIB
3227AssertCompileSize(X86ZMMREG, 64);
3228#endif
3229/** Pointer to an ZMM register state. */
3230typedef X86ZMMREG *PX86ZMMREG;
3231/** Pointer to a const ZMM register state. */
3232typedef X86ZMMREG const *PCX86ZMMREG;
3233
3234
3235/**
3236 * 32-bit FPU state (aka FSAVE/FRSTOR Memory Region).
3237 */
3238#pragma pack(1)
3239typedef struct X86FPUSTATE
3240{
3241 /** 0x00 - Control word. */
3242 uint16_t FCW;
3243 /** 0x02 - Alignment word */
3244 uint16_t Dummy1;
3245 /** 0x04 - Status word. */
3246 uint16_t FSW;
3247 /** 0x06 - Alignment word */
3248 uint16_t Dummy2;
3249 /** 0x08 - Tag word */
3250 uint16_t FTW;
3251 /** 0x0a - Alignment word */
3252 uint16_t Dummy3;
3253
3254 /** 0x0c - Instruction pointer. */
3255 uint32_t FPUIP;
3256 /** 0x10 - Code selector. */
3257 uint16_t CS;
3258 /** 0x12 - Opcode. */
3259 uint16_t FOP;
3260 /** 0x14 - Data pointer. */
3261 uint32_t FPUOO;
3262 /** 0x18 - FOS. */
3263 uint16_t FPUOS;
3264 /** 0x0a - Alignment word */
3265 uint16_t Dummy4;
3266 /** 0x1c - FPU register. */
3267 X86FPUREG2 regs[8];
3268} X86FPUSTATE;
3269#pragma pack()
3270AssertCompileSize(X86FPUSTATE, 108);
3271/** Pointer to a FPU state. */
3272typedef X86FPUSTATE *PX86FPUSTATE;
3273/** Pointer to a const FPU state. */
3274typedef const X86FPUSTATE *PCX86FPUSTATE;
3275
3276/**
3277 * FPU Extended state (aka FXSAVE/FXRSTORE Memory Region).
3278 */
3279#pragma pack(1)
3280typedef struct X86FXSTATE
3281{
3282 /** 0x00 - Control word. */
3283 uint16_t FCW;
3284 /** 0x02 - Status word. */
3285 uint16_t FSW;
3286 /** 0x04 - Tag word. (The upper byte is always zero.) */
3287 uint16_t FTW;
3288 /** 0x06 - Opcode. */
3289 uint16_t FOP;
3290 /** 0x08 - Instruction pointer. */
3291 uint32_t FPUIP;
3292 /** 0x0c - Code selector. */
3293 uint16_t CS;
3294 uint16_t Rsrvd1;
3295 /** 0x10 - Data pointer. */
3296 uint32_t FPUDP;
3297 /** 0x14 - Data segment */
3298 uint16_t DS;
3299 /** 0x16 */
3300 uint16_t Rsrvd2;
3301 /** 0x18 */
3302 uint32_t MXCSR;
3303 /** 0x1c */
3304 uint32_t MXCSR_MASK;
3305 /** 0x20 - FPU registers. */
3306 X86FPUREG aRegs[8];
3307 /** 0xA0 - XMM registers - 8 registers in 32 bits mode, 16 in long mode. */
3308 X86XMMREG aXMM[16];
3309 /* - offset 416 - */
3310 uint32_t au32RsrvdRest[(464 - 416) / sizeof(uint32_t)];
3311 /* - offset 464 - Software usable reserved bits. */
3312 uint32_t au32RsrvdForSoftware[(512 - 464) / sizeof(uint32_t)];
3313} X86FXSTATE;
3314#pragma pack()
3315/** Pointer to a FPU Extended state. */
3316typedef X86FXSTATE *PX86FXSTATE;
3317/** Pointer to a const FPU Extended state. */
3318typedef const X86FXSTATE *PCX86FXSTATE;
3319
3320/** Offset for software usable reserved bits (464:511) where we store a 32-bit
3321 * magic. Don't forget to update x86.mac if you change this! */
3322#define X86_OFF_FXSTATE_RSVD 0x1d0
3323/** The 32-bit magic used to recognize if this a 32-bit FPU state. Don't
3324 * forget to update x86.mac if you change this!
3325 * @todo r=bird: This has nothing what-so-ever to do here.... */
3326#define X86_FXSTATE_RSVD_32BIT_MAGIC 0x32b3232b
3327#ifndef VBOX_FOR_DTRACE_LIB
3328AssertCompileSize(X86FXSTATE, 512);
3329AssertCompileMemberOffset(X86FXSTATE, au32RsrvdForSoftware, X86_OFF_FXSTATE_RSVD);
3330#endif
3331
3332/** @name FPU status word flags.
3333 * @{ */
3334/** Exception Flag: Invalid operation. */
3335#define X86_FSW_IE RT_BIT_32(0)
3336#define X86_FSW_IE_BIT 0
3337/** Exception Flag: Denormalized operand. */
3338#define X86_FSW_DE RT_BIT_32(1)
3339#define X86_FSW_DE_BIT 1
3340/** Exception Flag: Zero divide. */
3341#define X86_FSW_ZE RT_BIT_32(2)
3342#define X86_FSW_ZE_BIT 2
3343/** Exception Flag: Overflow. */
3344#define X86_FSW_OE RT_BIT_32(3)
3345#define X86_FSW_OE_BIT 3
3346/** Exception Flag: Underflow. */
3347#define X86_FSW_UE RT_BIT_32(4)
3348#define X86_FSW_UE_BIT 4
3349/** Exception Flag: Precision. */
3350#define X86_FSW_PE RT_BIT_32(5)
3351#define X86_FSW_PE_BIT 5
3352/** Stack fault. */
3353#define X86_FSW_SF RT_BIT_32(6)
3354#define X86_FSW_SF_BIT 6
3355/** Error summary status. */
3356#define X86_FSW_ES RT_BIT_32(7)
3357#define X86_FSW_ES_BIT 7
3358/** Mask of exceptions flags, excluding the summary bit. */
3359#define X86_FSW_XCPT_MASK UINT16_C(0x007f)
3360/** Mask of exceptions flags, including the summary bit. */
3361#define X86_FSW_XCPT_ES_MASK UINT16_C(0x00ff)
3362/** Condition code 0. */
3363#define X86_FSW_C0 RT_BIT_32(X86_FSW_C0_BIT)
3364#define X86_FSW_C0_BIT 8
3365/** Condition code 1. */
3366#define X86_FSW_C1 RT_BIT_32(X86_FSW_C1_BIT)
3367#define X86_FSW_C1_BIT 9
3368/** Condition code 2. */
3369#define X86_FSW_C2 RT_BIT_32(X86_FSW_C2_BIT)
3370#define X86_FSW_C2_BIT 10
3371/** Top of the stack mask. */
3372#define X86_FSW_TOP_MASK UINT16_C(0x3800)
3373/** TOP shift value. */
3374#define X86_FSW_TOP_SHIFT 11
3375/** Mask for getting TOP value after shifting it right. */
3376#define X86_FSW_TOP_SMASK UINT16_C(0x0007)
3377/** Get the TOP value. */
3378#define X86_FSW_TOP_GET(a_uFsw) (((a_uFsw) >> X86_FSW_TOP_SHIFT) & X86_FSW_TOP_SMASK)
3379/** Get the TOP value offsetted by a_iSt (0-7). */
3380#define X86_FSW_TOP_GET_ST(a_uFsw, a_iSt) ((((a_uFsw) >> X86_FSW_TOP_SHIFT) + (a_iSt)) & X86_FSW_TOP_SMASK)
3381/** Condition code 3. */
3382#define X86_FSW_C3 RT_BIT_32(X86_FSW_C3_BIT)
3383#define X86_FSW_C3_BIT 14
3384/** Mask of exceptions flags, including the summary bit. */
3385#define X86_FSW_C_MASK UINT16_C(0x4700)
3386/** FPU busy. */
3387#define X86_FSW_B RT_BIT_32(15)
3388/** For use with FPREM and FPREM1. */
3389#define X86_FSW_CX_TO_QUOTIENT(a_fFsw) \
3390 ( (((a_fFsw) & X86_FSW_C1) >> (X86_FSW_C1_BIT - 0)) \
3391 | (((a_fFsw) & X86_FSW_C3) >> (X86_FSW_C3_BIT - 1)) \
3392 | (((a_fFsw) & X86_FSW_C0) >> (X86_FSW_C0_BIT - 2)) )
3393/** For use with FPREM and FPREM1. */
3394#define X86_FSW_CX_FROM_QUOTIENT(a_uQuotient) \
3395 ( ((uint16_t)((a_uQuotient) & 1) << (X86_FSW_C1_BIT - 0)) \
3396 | ((uint16_t)((a_uQuotient) & 2) << (X86_FSW_C3_BIT - 1)) \
3397 | ((uint16_t)((a_uQuotient) & 4) << (X86_FSW_C0_BIT - 2)) )
3398/** @} */
3399
3400
3401/** @name FPU control word flags.
3402 * @{ */
3403/** Exception Mask: Invalid operation. */
3404#define X86_FCW_IM RT_BIT_32(0)
3405#define X86_FCW_IM_BIT 0
3406/** Exception Mask: Denormalized operand. */
3407#define X86_FCW_DM RT_BIT_32(1)
3408#define X86_FCW_DM_BIT 1
3409/** Exception Mask: Zero divide. */
3410#define X86_FCW_ZM RT_BIT_32(2)
3411#define X86_FCW_ZM_BIT 2
3412/** Exception Mask: Overflow. */
3413#define X86_FCW_OM RT_BIT_32(3)
3414#define X86_FCW_OM_BIT 3
3415/** Exception Mask: Underflow. */
3416#define X86_FCW_UM RT_BIT_32(4)
3417#define X86_FCW_UM_BIT 4
3418/** Exception Mask: Precision. */
3419#define X86_FCW_PM RT_BIT_32(5)
3420#define X86_FCW_PM_BIT 5
3421/** Mask all exceptions, the value typically loaded (by for instance fninit).
3422 * @remarks This includes reserved bit 6. */
3423#define X86_FCW_MASK_ALL UINT16_C(0x007f)
3424/** Mask all exceptions. Same as X86_FSW_XCPT_MASK. */
3425#define X86_FCW_XCPT_MASK UINT16_C(0x003f)
3426/** Precision control mask. */
3427#define X86_FCW_PC_MASK UINT16_C(0x0300)
3428/** Precision control shift. */
3429#define X86_FCW_PC_SHIFT 8
3430/** Precision control: 24-bit. */
3431#define X86_FCW_PC_24 UINT16_C(0x0000)
3432/** Precision control: Reserved. */
3433#define X86_FCW_PC_RSVD UINT16_C(0x0100)
3434/** Precision control: 53-bit. */
3435#define X86_FCW_PC_53 UINT16_C(0x0200)
3436/** Precision control: 64-bit. */
3437#define X86_FCW_PC_64 UINT16_C(0x0300)
3438/** Rounding control mask. */
3439#define X86_FCW_RC_MASK UINT16_C(0x0c00)
3440/** Rounding control shift. */
3441#define X86_FCW_RC_SHIFT 10
3442/** Rounding control: To nearest. */
3443#define X86_FCW_RC_NEAREST UINT16_C(0x0000)
3444/** Rounding control: Down. */
3445#define X86_FCW_RC_DOWN UINT16_C(0x0400)
3446/** Rounding control: Up. */
3447#define X86_FCW_RC_UP UINT16_C(0x0800)
3448/** Rounding control: Towards zero. */
3449#define X86_FCW_RC_ZERO UINT16_C(0x0c00)
3450/** Infinity control mask - obsolete, 8087 & 287 only. */
3451#define X86_FCW_IC_MASK UINT16_C(0x1000)
3452/** Infinity control: Affine - positive infinity is distictly different from
3453 * negative infinity.
3454 * @note 8087, 287 only */
3455#define X86_FCW_IC_AFFINE UINT16_C(0x1000)
3456/** Infinity control: Projective - positive and negative infinity are the
3457 * same (sign ignored).
3458 * @note 8087, 287 only */
3459#define X86_FCW_IC_PROJECTIVE UINT16_C(0x0000)
3460/** Bits which should be zero, apparently. */
3461#define X86_FCW_ZERO_MASK UINT16_C(0xf080)
3462/** @} */
3463
3464/** @name SSE MXCSR
3465 * @{ */
3466/** Exception Flag: Invalid operation. */
3467#define X86_MXCSR_IE RT_BIT_32(0)
3468/** Exception Flag: Denormalized operand. */
3469#define X86_MXCSR_DE RT_BIT_32(1)
3470/** Exception Flag: Zero divide. */
3471#define X86_MXCSR_ZE RT_BIT_32(2)
3472/** Exception Flag: Overflow. */
3473#define X86_MXCSR_OE RT_BIT_32(3)
3474/** Exception Flag: Underflow. */
3475#define X86_MXCSR_UE RT_BIT_32(4)
3476/** Exception Flag: Precision. */
3477#define X86_MXCSR_PE RT_BIT_32(5)
3478/** Exception Flags: mask */
3479#define X86_MXCSR_XCPT_FLAGS UINT32_C(0x003f)
3480
3481/** Denormals are zero. */
3482#define X86_MXCSR_DAZ RT_BIT_32(6)
3483
3484/** Exception Mask: Invalid operation. */
3485#define X86_MXCSR_IM RT_BIT_32(7)
3486/** Exception Mask: Denormalized operand. */
3487#define X86_MXCSR_DM RT_BIT_32(8)
3488/** Exception Mask: Zero divide. */
3489#define X86_MXCSR_ZM RT_BIT_32(9)
3490/** Exception Mask: Overflow. */
3491#define X86_MXCSR_OM RT_BIT_32(10)
3492/** Exception Mask: Underflow. */
3493#define X86_MXCSR_UM RT_BIT_32(11)
3494/** Exception Mask: Precision. */
3495#define X86_MXCSR_PM RT_BIT_32(12)
3496/** Exception Mask: mask. */
3497#define X86_MXCSR_XCPT_MASK UINT32_C(0x1f80)
3498/** Exception Mask: shift. */
3499#define X86_MXCSR_XCPT_MASK_SHIFT 7
3500
3501/** Rounding control mask. */
3502#define X86_MXCSR_RC_MASK UINT32_C(0x6000)
3503/** Rounding control shift. */
3504#define X86_MXCSR_RC_SHIFT 13
3505/** Rounding control: To nearest. */
3506#define X86_MXCSR_RC_NEAREST UINT32_C(0x0000)
3507/** Rounding control: Down. */
3508#define X86_MXCSR_RC_DOWN UINT32_C(0x2000)
3509/** Rounding control: Up. */
3510#define X86_MXCSR_RC_UP UINT32_C(0x4000)
3511/** Rounding control: Towards zero. */
3512#define X86_MXCSR_RC_ZERO UINT32_C(0x6000)
3513
3514/** Flush-to-zero for masked underflow. */
3515#define X86_MXCSR_FZ RT_BIT_32(15)
3516
3517/** Misaligned Exception Mask (AMD MISALIGNSSE). */
3518#define X86_MXCSR_MM RT_BIT_32(17)
3519/** Bits which should be zero, apparently. */
3520#define X86_MXCSR_ZERO_MASK UINT32_C(0xfffd0000)
3521/** @} */
3522
3523/**
3524 * XSAVE header.
3525 */
3526typedef struct X86XSAVEHDR
3527{
3528 /** XTATE_BV - Bitmap indicating whether a component is in the state. */
3529 uint64_t bmXState;
3530 /** XCOMP_BC - Bitmap used by instructions applying structure compaction. */
3531 uint64_t bmXComp;
3532 /** Reserved for furture extensions, probably MBZ. */
3533 uint64_t au64Reserved[6];
3534} X86XSAVEHDR;
3535#ifndef VBOX_FOR_DTRACE_LIB
3536AssertCompileSize(X86XSAVEHDR, 64);
3537#endif
3538/** Pointer to an XSAVE header. */
3539typedef X86XSAVEHDR *PX86XSAVEHDR;
3540/** Pointer to a const XSAVE header. */
3541typedef X86XSAVEHDR const *PCX86XSAVEHDR;
3542
3543
3544/**
3545 * The high 128-bit YMM register state (XSAVE_C_YMM).
3546 * (The lower 128-bits being in X86FXSTATE.)
3547 */
3548typedef struct X86XSAVEYMMHI
3549{
3550 /** 16 registers in 64-bit mode, 8 in 32-bit mode. */
3551 X86XMMREG aYmmHi[16];
3552} X86XSAVEYMMHI;
3553#ifndef VBOX_FOR_DTRACE_LIB
3554AssertCompileSize(X86XSAVEYMMHI, 256);
3555#endif
3556/** Pointer to a high 128-bit YMM register state. */
3557typedef X86XSAVEYMMHI *PX86XSAVEYMMHI;
3558/** Pointer to a const high 128-bit YMM register state. */
3559typedef X86XSAVEYMMHI const *PCX86XSAVEYMMHI;
3560
3561/**
3562 * Intel MPX bound registers state (XSAVE_C_BNDREGS).
3563 */
3564typedef struct X86XSAVEBNDREGS
3565{
3566 /** Array of registers (BND0...BND3). */
3567 struct
3568 {
3569 /** Lower bound. */
3570 uint64_t uLowerBound;
3571 /** Upper bound. */
3572 uint64_t uUpperBound;
3573 } aRegs[4];
3574} X86XSAVEBNDREGS;
3575#ifndef VBOX_FOR_DTRACE_LIB
3576AssertCompileSize(X86XSAVEBNDREGS, 64);
3577#endif
3578/** Pointer to a MPX bound register state. */
3579typedef X86XSAVEBNDREGS *PX86XSAVEBNDREGS;
3580/** Pointer to a const MPX bound register state. */
3581typedef X86XSAVEBNDREGS const *PCX86XSAVEBNDREGS;
3582
3583/**
3584 * Intel MPX bound config and status register state (XSAVE_C_BNDCSR).
3585 */
3586typedef struct X86XSAVEBNDCFG
3587{
3588 uint64_t fConfig;
3589 uint64_t fStatus;
3590} X86XSAVEBNDCFG;
3591#ifndef VBOX_FOR_DTRACE_LIB
3592AssertCompileSize(X86XSAVEBNDCFG, 16);
3593#endif
3594/** Pointer to a MPX bound config and status register state. */
3595typedef X86XSAVEBNDCFG *PX86XSAVEBNDCFG;
3596/** Pointer to a const MPX bound config and status register state. */
3597typedef X86XSAVEBNDCFG *PCX86XSAVEBNDCFG;
3598
3599/**
3600 * AVX-512 opmask state (XSAVE_C_OPMASK).
3601 */
3602typedef struct X86XSAVEOPMASK
3603{
3604 /** The K0..K7 values. */
3605 uint64_t aKRegs[8];
3606} X86XSAVEOPMASK;
3607#ifndef VBOX_FOR_DTRACE_LIB
3608AssertCompileSize(X86XSAVEOPMASK, 64);
3609#endif
3610/** Pointer to a AVX-512 opmask state. */
3611typedef X86XSAVEOPMASK *PX86XSAVEOPMASK;
3612/** Pointer to a const AVX-512 opmask state. */
3613typedef X86XSAVEOPMASK const *PCX86XSAVEOPMASK;
3614
3615/**
3616 * ZMM0-15 upper 256 bits introduced in AVX-512 (XSAVE_C_ZMM_HI256).
3617 */
3618typedef struct X86XSAVEZMMHI256
3619{
3620 /** Upper 256-bits of ZMM0-15. */
3621 X86YMMREG aHi256Regs[16];
3622} X86XSAVEZMMHI256;
3623#ifndef VBOX_FOR_DTRACE_LIB
3624AssertCompileSize(X86XSAVEZMMHI256, 512);
3625#endif
3626/** Pointer to a state comprising the upper 256-bits of ZMM0-15. */
3627typedef X86XSAVEZMMHI256 *PX86XSAVEZMMHI256;
3628/** Pointer to a const state comprising the upper 256-bits of ZMM0-15. */
3629typedef X86XSAVEZMMHI256 const *PCX86XSAVEZMMHI256;
3630
3631/**
3632 * ZMM16-31 register state introduced in AVX-512 (XSAVE_C_ZMM_16HI).
3633 */
3634typedef struct X86XSAVEZMM16HI
3635{
3636 /** ZMM16 thru ZMM31. */
3637 X86ZMMREG aRegs[16];
3638} X86XSAVEZMM16HI;
3639#ifndef VBOX_FOR_DTRACE_LIB
3640AssertCompileSize(X86XSAVEZMM16HI, 1024);
3641#endif
3642/** Pointer to a state comprising ZMM16-32. */
3643typedef X86XSAVEZMM16HI *PX86XSAVEZMM16HI;
3644/** Pointer to a const state comprising ZMM16-32. */
3645typedef X86XSAVEZMM16HI const *PCX86XSAVEZMM16HI;
3646
3647/**
3648 * AMD Light weight profiling state (XSAVE_C_LWP).
3649 *
3650 * We probably won't play with this as AMD seems to be dropping from their "zen"
3651 * processor micro architecture.
3652 */
3653typedef struct X86XSAVELWP
3654{
3655 /** Details when needed. */
3656 uint64_t auLater[128/8];
3657} X86XSAVELWP;
3658#ifndef VBOX_FOR_DTRACE_LIB
3659AssertCompileSize(X86XSAVELWP, 128);
3660#endif
3661
3662
3663/**
3664 * x86 FPU/SSE/AVX/XXXX state.
3665 *
3666 * Please bump DBGFCORE_FMT_VERSION by 1 in dbgfcorefmt.h if you make any
3667 * changes to this structure.
3668 */
3669typedef struct X86XSAVEAREA
3670{
3671 /** The x87 and SSE region (or legacy region if you like). */
3672 X86FXSTATE x87;
3673 /** The XSAVE header. */
3674 X86XSAVEHDR Hdr;
3675 /** Beyond the header, there isn't really a fixed layout, but we can
3676 generally assume the YMM (AVX) register extensions are present and
3677 follows immediately. */
3678 union
3679 {
3680 /** The high 128-bit AVX registers for easy access by IEM.
3681 * @note This ASSUMES they will always be here... */
3682 X86XSAVEYMMHI YmmHi;
3683
3684 /** This is a typical layout on intel CPUs (good for debuggers). */
3685 struct
3686 {
3687 X86XSAVEYMMHI YmmHi;
3688 X86XSAVEBNDREGS BndRegs;
3689 X86XSAVEBNDCFG BndCfg;
3690 uint8_t abFudgeToMatchDocs[0xB0];
3691 X86XSAVEOPMASK Opmask;
3692 X86XSAVEZMMHI256 ZmmHi256;
3693 X86XSAVEZMM16HI Zmm16Hi;
3694 } Intel;
3695
3696 /** This is a typical layout on AMD Bulldozer type CPUs (good for debuggers). */
3697 struct
3698 {
3699 X86XSAVEYMMHI YmmHi;
3700 X86XSAVELWP Lwp;
3701 } AmdBd;
3702
3703 /** To enbling static deployments that have a reasonable chance of working for
3704 * the next 3-6 CPU generations without running short on space, we allocate a
3705 * lot of extra space here, making the structure a round 8KB in size. This
3706 * leaves us 7616 bytes for extended state. The skylake xeons are likely to use
3707 * 2112 of these, leaving us with 5504 bytes for future Intel generations. */
3708 uint8_t ab[8192 - 512 - 64];
3709 } u;
3710} X86XSAVEAREA;
3711#ifndef VBOX_FOR_DTRACE_LIB
3712AssertCompileSize(X86XSAVEAREA, 8192);
3713AssertCompileMemberSize(X86XSAVEAREA, u.Intel, 0x840 /*2112 => total 0xa80 (2688) */);
3714AssertCompileMemberOffset(X86XSAVEAREA, Hdr, 0x200);
3715AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.YmmHi, 0x240);
3716AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndRegs, 0x340);
3717AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.BndCfg, 0x380);
3718AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Opmask, 0x440 /* 1088 */);
3719AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.ZmmHi256, 0x480 /* 1152 */);
3720AssertCompileMemberOffset(X86XSAVEAREA, u.Intel.Zmm16Hi, 0x680 /* 1664 */);
3721#endif
3722/** Pointer to a XSAVE area. */
3723typedef X86XSAVEAREA *PX86XSAVEAREA;
3724/** Pointer to a const XSAVE area. */
3725typedef X86XSAVEAREA const *PCX86XSAVEAREA;
3726
3727
3728/** @name XSAVE_C_XXX - XSAVE State Components Bits (XCR0).
3729 * @{ */
3730/** Bit 0 - x87 - Legacy FPU state (bit number) */
3731#define XSAVE_C_X87_BIT 0
3732/** Bit 0 - x87 - Legacy FPU state. */
3733#define XSAVE_C_X87 RT_BIT_64(XSAVE_C_X87_BIT)
3734/** Bit 1 - SSE - 128-bit SSE state (bit number). */
3735#define XSAVE_C_SSE_BIT 1
3736/** Bit 1 - SSE - 128-bit SSE state. */
3737#define XSAVE_C_SSE RT_BIT_64(XSAVE_C_SSE_BIT)
3738/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX) (bit number). */
3739#define XSAVE_C_YMM_BIT 2
3740/** Bit 2 - YMM_Hi128 - Upper 128 bits of YMM0-15 (AVX). */
3741#define XSAVE_C_YMM RT_BIT_64(XSAVE_C_YMM_BIT)
3742/** Bit 3 - BNDREGS - MPX bound register state (bit number). */
3743#define XSAVE_C_BNDREGS_BIT 3
3744/** Bit 3 - BNDREGS - MPX bound register state. */
3745#define XSAVE_C_BNDREGS RT_BIT_64(XSAVE_C_BNDREGS_BIT)
3746/** Bit 4 - BNDCSR - MPX bound config and status state (bit number). */
3747#define XSAVE_C_BNDCSR_BIT 4
3748/** Bit 4 - BNDCSR - MPX bound config and status state. */
3749#define XSAVE_C_BNDCSR RT_BIT_64(XSAVE_C_BNDCSR_BIT)
3750/** Bit 5 - Opmask - opmask state (bit number). */
3751#define XSAVE_C_OPMASK_BIT 5
3752/** Bit 5 - Opmask - opmask state. */
3753#define XSAVE_C_OPMASK RT_BIT_64(XSAVE_C_OPMASK_BIT)
3754/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512) (bit number). */
3755#define XSAVE_C_ZMM_HI256_BIT 6
3756/** Bit 6 - ZMM_Hi256 - Upper 256 bits of ZMM0-15 (AVX-512). */
3757#define XSAVE_C_ZMM_HI256 RT_BIT_64(XSAVE_C_ZMM_HI256_BIT)
3758/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512) (bit number). */
3759#define XSAVE_C_ZMM_16HI_BIT 7
3760/** Bit 7 - Hi16_ZMM - 512-bits ZMM16-31 state (AVX-512). */
3761#define XSAVE_C_ZMM_16HI RT_BIT_64(XSAVE_C_ZMM_16HI_BIT)
3762/** Bit 9 - PKRU - Protection-key state (bit number). */
3763#define XSAVE_C_PKRU_BIT 9
3764/** Bit 9 - PKRU - Protection-key state. */
3765#define XSAVE_C_PKRU RT_BIT_64(XSAVE_C_PKRU_BIT)
3766/** Bit 62 - LWP - Lightweight Profiling (AMD) (bit number). */
3767#define XSAVE_C_LWP_BIT 62
3768/** Bit 62 - LWP - Lightweight Profiling (AMD). */
3769#define XSAVE_C_LWP RT_BIT_64(XSAVE_C_LWP_BIT)
3770/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (bit number). */
3771#define XSAVE_C_X_BIT 63
3772/** Bit 63 - X - Reserved (MBZ) for extending XCR0 (AMD). */
3773#define XSAVE_C_X RT_BIT_64(XSAVE_C_X_BIT)
3774/** @} */
3775
3776
3777
3778/** @name Selector Descriptor
3779 * @{
3780 */
3781
3782#ifndef VBOX_FOR_DTRACE_LIB
3783/**
3784 * Descriptor attributes (as seen by VT-x).
3785 */
3786typedef struct X86DESCATTRBITS
3787{
3788 /** 00 - Segment Type. */
3789 unsigned u4Type : 4;
3790 /** 04 - Descriptor Type. System(=0) or code/data selector */
3791 unsigned u1DescType : 1;
3792 /** 05 - Descriptor Privilege level. */
3793 unsigned u2Dpl : 2;
3794 /** 07 - Flags selector present(=1) or not. */
3795 unsigned u1Present : 1;
3796 /** 08 - Segment limit 16-19. */
3797 unsigned u4LimitHigh : 4;
3798 /** 0c - Available for system software. */
3799 unsigned u1Available : 1;
3800 /** 0d - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3801 unsigned u1Long : 1;
3802 /** 0e - This flags meaning depends on the segment type. Try make sense out
3803 * of the intel manual yourself. */
3804 unsigned u1DefBig : 1;
3805 /** 0f - Granularity of the limit. If set 4KB granularity is used, if
3806 * clear byte. */
3807 unsigned u1Granularity : 1;
3808 /** 10 - "Unusable" selector, special Intel (VT-x only?) bit. */
3809 unsigned u1Unusable : 1;
3810} X86DESCATTRBITS;
3811#endif /* !VBOX_FOR_DTRACE_LIB */
3812
3813/** @name X86DESCATTR masks
3814 * @{ */
3815#define X86DESCATTR_TYPE UINT32_C(0x0000000f)
3816#define X86DESCATTR_DT UINT32_C(0x00000010)
3817#define X86DESCATTR_DPL UINT32_C(0x00000060)
3818#define X86DESCATTR_DPL_SHIFT 5 /**< Shift count for the DPL value. */
3819#define X86DESCATTR_P UINT32_C(0x00000080)
3820#define X86DESCATTR_LIMIT_HIGH UINT32_C(0x00000f00)
3821#define X86DESCATTR_AVL UINT32_C(0x00001000)
3822#define X86DESCATTR_L UINT32_C(0x00002000)
3823#define X86DESCATTR_D UINT32_C(0x00004000)
3824#define X86DESCATTR_G UINT32_C(0x00008000)
3825#define X86DESCATTR_UNUSABLE UINT32_C(0x00010000)
3826/** @} */
3827
3828#pragma pack(1)
3829typedef union X86DESCATTR
3830{
3831 /** Unsigned integer view. */
3832 uint32_t u;
3833#ifndef VBOX_FOR_DTRACE_LIB
3834 /** Normal view. */
3835 X86DESCATTRBITS n;
3836#endif
3837} X86DESCATTR;
3838#pragma pack()
3839/** Pointer to descriptor attributes. */
3840typedef X86DESCATTR *PX86DESCATTR;
3841/** Pointer to const descriptor attributes. */
3842typedef const X86DESCATTR *PCX86DESCATTR;
3843
3844#ifndef VBOX_FOR_DTRACE_LIB
3845
3846/**
3847 * Generic descriptor table entry
3848 */
3849#pragma pack(1)
3850typedef struct X86DESCGENERIC
3851{
3852 /** 00 - Limit - Low word. */
3853 unsigned u16LimitLow : 16;
3854 /** 10 - Base address - low word.
3855 * Don't try set this to 24 because MSC is doing stupid things then. */
3856 unsigned u16BaseLow : 16;
3857 /** 20 - Base address - first 8 bits of high word. */
3858 unsigned u8BaseHigh1 : 8;
3859 /** 28 - Segment Type. */
3860 unsigned u4Type : 4;
3861 /** 2c - Descriptor Type. System(=0) or code/data selector */
3862 unsigned u1DescType : 1;
3863 /** 2d - Descriptor Privilege level. */
3864 unsigned u2Dpl : 2;
3865 /** 2f - Flags selector present(=1) or not. */
3866 unsigned u1Present : 1;
3867 /** 30 - Segment limit 16-19. */
3868 unsigned u4LimitHigh : 4;
3869 /** 34 - Available for system software. */
3870 unsigned u1Available : 1;
3871 /** 35 - 32 bits mode: Reserved - 0, long mode: Long Attribute Bit. */
3872 unsigned u1Long : 1;
3873 /** 36 - This flags meaning depends on the segment type. Try make sense out
3874 * of the intel manual yourself. */
3875 unsigned u1DefBig : 1;
3876 /** 37 - Granularity of the limit. If set 4KB granularity is used, if
3877 * clear byte. */
3878 unsigned u1Granularity : 1;
3879 /** 38 - Base address - highest 8 bits. */
3880 unsigned u8BaseHigh2 : 8;
3881} X86DESCGENERIC;
3882#pragma pack()
3883/** Pointer to a generic descriptor entry. */
3884typedef X86DESCGENERIC *PX86DESCGENERIC;
3885/** Pointer to a const generic descriptor entry. */
3886typedef const X86DESCGENERIC *PCX86DESCGENERIC;
3887
3888/** @name Bit offsets of X86DESCGENERIC members.
3889 * @{*/
3890#define X86DESCGENERIC_BIT_OFF_LIMIT_LOW (0) /**< Bit offset of X86DESCGENERIC::u16LimitLow. */
3891#define X86DESCGENERIC_BIT_OFF_BASE_LOW (16) /**< Bit offset of X86DESCGENERIC::u16BaseLow. */
3892#define X86DESCGENERIC_BIT_OFF_BASE_HIGH1 (32) /**< Bit offset of X86DESCGENERIC::u8BaseHigh1. */
3893#define X86DESCGENERIC_BIT_OFF_TYPE (40) /**< Bit offset of X86DESCGENERIC::u4Type. */
3894#define X86DESCGENERIC_BIT_OFF_DESC_TYPE (44) /**< Bit offset of X86DESCGENERIC::u1DescType. */
3895#define X86DESCGENERIC_BIT_OFF_DPL (45) /**< Bit offset of X86DESCGENERIC::u2Dpl. */
3896#define X86DESCGENERIC_BIT_OFF_PRESENT (47) /**< Bit offset of X86DESCGENERIC::uu1Present. */
3897#define X86DESCGENERIC_BIT_OFF_LIMIT_HIGH (48) /**< Bit offset of X86DESCGENERIC::u4LimitHigh. */
3898#define X86DESCGENERIC_BIT_OFF_AVAILABLE (52) /**< Bit offset of X86DESCGENERIC::u1Available. */
3899#define X86DESCGENERIC_BIT_OFF_LONG (53) /**< Bit offset of X86DESCGENERIC::u1Long. */
3900#define X86DESCGENERIC_BIT_OFF_DEF_BIG (54) /**< Bit offset of X86DESCGENERIC::u1DefBig. */
3901#define X86DESCGENERIC_BIT_OFF_GRANULARITY (55) /**< Bit offset of X86DESCGENERIC::u1Granularity. */
3902#define X86DESCGENERIC_BIT_OFF_BASE_HIGH2 (56) /**< Bit offset of X86DESCGENERIC::u8BaseHigh2. */
3903/** @} */
3904
3905
3906/** @name LAR mask
3907 * @{ */
3908#define X86LAR_F_TYPE UINT16_C( 0x0f00)
3909#define X86LAR_F_DT UINT16_C( 0x1000)
3910#define X86LAR_F_DPL UINT16_C( 0x6000)
3911#define X86LAR_F_DPL_SHIFT 13 /**< Shift count for the DPL value. */
3912#define X86LAR_F_P UINT16_C( 0x8000)
3913#define X86LAR_F_AVL UINT32_C(0x00100000)
3914#define X86LAR_F_L UINT32_C(0x00200000)
3915#define X86LAR_F_D UINT32_C(0x00400000)
3916#define X86LAR_F_G UINT32_C(0x00800000)
3917/** @} */
3918
3919
3920/**
3921 * Call-, Interrupt-, Trap- or Task-gate descriptor (legacy).
3922 */
3923typedef struct X86DESCGATE
3924{
3925 /** 00 - Target code segment offset - Low word.
3926 * Ignored if task-gate. */
3927 unsigned u16OffsetLow : 16;
3928 /** 10 - Target code segment selector for call-, interrupt- and trap-gates,
3929 * TSS selector if task-gate. */
3930 unsigned u16Sel : 16;
3931 /** 20 - Number of parameters for a call-gate.
3932 * Ignored if interrupt-, trap- or task-gate. */
3933 unsigned u5ParmCount : 5;
3934 /** 25 - Reserved / ignored. */
3935 unsigned u3Reserved : 3;
3936 /** 28 - Segment Type. */
3937 unsigned u4Type : 4;
3938 /** 2c - Descriptor Type (0 = system). */
3939 unsigned u1DescType : 1;
3940 /** 2d - Descriptor Privilege level. */
3941 unsigned u2Dpl : 2;
3942 /** 2f - Flags selector present(=1) or not. */
3943 unsigned u1Present : 1;
3944 /** 30 - Target code segment offset - High word.
3945 * Ignored if task-gate. */
3946 unsigned u16OffsetHigh : 16;
3947} X86DESCGATE;
3948/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3949typedef X86DESCGATE *PX86DESCGATE;
3950/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
3951typedef const X86DESCGATE *PCX86DESCGATE;
3952
3953#endif /* VBOX_FOR_DTRACE_LIB */
3954
3955/**
3956 * Descriptor table entry.
3957 */
3958#pragma pack(1)
3959typedef union X86DESC
3960{
3961#ifndef VBOX_FOR_DTRACE_LIB
3962 /** Generic descriptor view. */
3963 X86DESCGENERIC Gen;
3964 /** Gate descriptor view. */
3965 X86DESCGATE Gate;
3966#endif
3967
3968 /** 8 bit unsigned integer view. */
3969 uint8_t au8[8];
3970 /** 16 bit unsigned integer view. */
3971 uint16_t au16[4];
3972 /** 32 bit unsigned integer view. */
3973 uint32_t au32[2];
3974 /** 64 bit unsigned integer view. */
3975 uint64_t au64[1];
3976 /** Unsigned integer view. */
3977 uint64_t u;
3978} X86DESC;
3979#ifndef VBOX_FOR_DTRACE_LIB
3980AssertCompileSize(X86DESC, 8);
3981#endif
3982#pragma pack()
3983/** Pointer to descriptor table entry. */
3984typedef X86DESC *PX86DESC;
3985/** Pointer to const descriptor table entry. */
3986typedef const X86DESC *PCX86DESC;
3987
3988/** @def X86DESC_BASE
3989 * Return the base address of a descriptor.
3990 */
3991#define X86DESC_BASE(a_pDesc) /*ASM-NOINC*/ \
3992 ( ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
3993 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
3994 | ( (a_pDesc)->Gen.u16BaseLow ) )
3995
3996/** @def X86DESC_LIMIT
3997 * Return the limit of a descriptor.
3998 */
3999#define X86DESC_LIMIT(a_pDesc) /*ASM-NOINC*/ \
4000 ( ((uint32_t)((a_pDesc)->Gen.u4LimitHigh) << 16) \
4001 | ( (a_pDesc)->Gen.u16LimitLow ) )
4002
4003/** @def X86DESC_LIMIT_G
4004 * Return the limit of a descriptor with the granularity bit taken into account.
4005 * @returns Selector limit (uint32_t).
4006 * @param a_pDesc Pointer to the descriptor.
4007 */
4008#define X86DESC_LIMIT_G(a_pDesc) /*ASM-NOINC*/ \
4009 ( (a_pDesc)->Gen.u1Granularity \
4010 ? ( ( ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow ) << 12 ) | UINT32_C(0xfff) \
4011 : ((uint32_t)(a_pDesc)->Gen.u4LimitHigh << 16) | (a_pDesc)->Gen.u16LimitLow \
4012 )
4013
4014/** @def X86DESC_GET_HID_ATTR
4015 * Get the descriptor attributes for the hidden register.
4016 */
4017#define X86DESC_GET_HID_ATTR(a_pDesc) /*ASM-NOINC*/ \
4018 ( ((a_pDesc)->u >> (16+16+8)) & UINT32_C(0xf0ff) ) /** @todo do we have a define for 0xf0ff? */
4019
4020#ifndef VBOX_FOR_DTRACE_LIB
4021
4022/**
4023 * 64 bits generic descriptor table entry
4024 * Note: most of these bits have no meaning in long mode.
4025 */
4026#pragma pack(1)
4027typedef struct X86DESC64GENERIC
4028{
4029 /** Limit - Low word - *IGNORED*. */
4030 uint32_t u16LimitLow : 16;
4031 /** Base address - low word. - *IGNORED*
4032 * Don't try set this to 24 because MSC is doing stupid things then. */
4033 uint32_t u16BaseLow : 16;
4034 /** Base address - first 8 bits of high word. - *IGNORED* */
4035 uint32_t u8BaseHigh1 : 8;
4036 /** Segment Type. */
4037 uint32_t u4Type : 4;
4038 /** Descriptor Type. System(=0) or code/data selector */
4039 uint32_t u1DescType : 1;
4040 /** Descriptor Privilege level. */
4041 uint32_t u2Dpl : 2;
4042 /** Flags selector present(=1) or not. */
4043 uint32_t u1Present : 1;
4044 /** Segment limit 16-19. - *IGNORED* */
4045 uint32_t u4LimitHigh : 4;
4046 /** Available for system software. - *IGNORED* */
4047 uint32_t u1Available : 1;
4048 /** Long mode flag. */
4049 uint32_t u1Long : 1;
4050 /** This flags meaning depends on the segment type. Try make sense out
4051 * of the intel manual yourself. */
4052 uint32_t u1DefBig : 1;
4053 /** Granularity of the limit. If set 4KB granularity is used, if
4054 * clear byte. - *IGNORED* */
4055 uint32_t u1Granularity : 1;
4056 /** Base address - highest 8 bits. - *IGNORED* */
4057 uint32_t u8BaseHigh2 : 8;
4058 /** Base address - bits 63-32. */
4059 uint32_t u32BaseHigh3 : 32;
4060 uint32_t u8Reserved : 8;
4061 uint32_t u5Zeros : 5;
4062 uint32_t u19Reserved : 19;
4063} X86DESC64GENERIC;
4064#pragma pack()
4065/** Pointer to a generic descriptor entry. */
4066typedef X86DESC64GENERIC *PX86DESC64GENERIC;
4067/** Pointer to a const generic descriptor entry. */
4068typedef const X86DESC64GENERIC *PCX86DESC64GENERIC;
4069
4070/**
4071 * System descriptor table entry (64 bits)
4072 *
4073 * @remarks This is, save a couple of comments, identical to X86DESC64GENERIC...
4074 */
4075#pragma pack(1)
4076typedef struct X86DESC64SYSTEM
4077{
4078 /** Limit - Low word. */
4079 uint32_t u16LimitLow : 16;
4080 /** Base address - low word.
4081 * Don't try set this to 24 because MSC is doing stupid things then. */
4082 uint32_t u16BaseLow : 16;
4083 /** Base address - first 8 bits of high word. */
4084 uint32_t u8BaseHigh1 : 8;
4085 /** Segment Type. */
4086 uint32_t u4Type : 4;
4087 /** Descriptor Type. System(=0) or code/data selector */
4088 uint32_t u1DescType : 1;
4089 /** Descriptor Privilege level. */
4090 uint32_t u2Dpl : 2;
4091 /** Flags selector present(=1) or not. */
4092 uint32_t u1Present : 1;
4093 /** Segment limit 16-19. */
4094 uint32_t u4LimitHigh : 4;
4095 /** Available for system software. */
4096 uint32_t u1Available : 1;
4097 /** Reserved - 0. */
4098 uint32_t u1Reserved : 1;
4099 /** This flags meaning depends on the segment type. Try make sense out
4100 * of the intel manual yourself. */
4101 uint32_t u1DefBig : 1;
4102 /** Granularity of the limit. If set 4KB granularity is used, if
4103 * clear byte. */
4104 uint32_t u1Granularity : 1;
4105 /** Base address - bits 31-24. */
4106 uint32_t u8BaseHigh2 : 8;
4107 /** Base address - bits 63-32. */
4108 uint32_t u32BaseHigh3 : 32;
4109 uint32_t u8Reserved : 8;
4110 uint32_t u5Zeros : 5;
4111 uint32_t u19Reserved : 19;
4112} X86DESC64SYSTEM;
4113#pragma pack()
4114/** Pointer to a system descriptor entry. */
4115typedef X86DESC64SYSTEM *PX86DESC64SYSTEM;
4116/** Pointer to a const system descriptor entry. */
4117typedef const X86DESC64SYSTEM *PCX86DESC64SYSTEM;
4118
4119/**
4120 * Call-, Interrupt-, Trap- or Task-gate descriptor (64-bit).
4121 */
4122typedef struct X86DESC64GATE
4123{
4124 /** Target code segment offset - Low word. */
4125 uint32_t u16OffsetLow : 16;
4126 /** Target code segment selector. */
4127 uint32_t u16Sel : 16;
4128 /** Interrupt stack table for interrupt- and trap-gates.
4129 * Ignored by call-gates. */
4130 uint32_t u3IST : 3;
4131 /** Reserved / ignored. */
4132 uint32_t u5Reserved : 5;
4133 /** Segment Type. */
4134 uint32_t u4Type : 4;
4135 /** Descriptor Type (0 = system). */
4136 uint32_t u1DescType : 1;
4137 /** Descriptor Privilege level. */
4138 uint32_t u2Dpl : 2;
4139 /** Flags selector present(=1) or not. */
4140 uint32_t u1Present : 1;
4141 /** Target code segment offset - High word.
4142 * Ignored if task-gate. */
4143 uint32_t u16OffsetHigh : 16;
4144 /** Target code segment offset - Top dword.
4145 * Ignored if task-gate. */
4146 uint32_t u32OffsetTop : 32;
4147 /** Reserved / ignored / must be zero.
4148 * For call-gates bits 8 thru 12 must be zero, the other gates ignores this. */
4149 uint32_t u32Reserved : 32;
4150} X86DESC64GATE;
4151AssertCompileSize(X86DESC64GATE, 16);
4152/** Pointer to a Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
4153typedef X86DESC64GATE *PX86DESC64GATE;
4154/** Pointer to a const Call-, Interrupt-, Trap- or Task-gate descriptor entry. */
4155typedef const X86DESC64GATE *PCX86DESC64GATE;
4156
4157#endif /* VBOX_FOR_DTRACE_LIB */
4158
4159/**
4160 * Descriptor table entry.
4161 */
4162#pragma pack(1)
4163typedef union X86DESC64
4164{
4165#ifndef VBOX_FOR_DTRACE_LIB
4166 /** Generic descriptor view. */
4167 X86DESC64GENERIC Gen;
4168 /** System descriptor view. */
4169 X86DESC64SYSTEM System;
4170 /** Gate descriptor view. */
4171 X86DESC64GATE Gate;
4172#endif
4173
4174 /** 8 bit unsigned integer view. */
4175 uint8_t au8[16];
4176 /** 16 bit unsigned integer view. */
4177 uint16_t au16[8];
4178 /** 32 bit unsigned integer view. */
4179 uint32_t au32[4];
4180 /** 64 bit unsigned integer view. */
4181 uint64_t au64[2];
4182} X86DESC64;
4183#ifndef VBOX_FOR_DTRACE_LIB
4184AssertCompileSize(X86DESC64, 16);
4185#endif
4186#pragma pack()
4187/** Pointer to descriptor table entry. */
4188typedef X86DESC64 *PX86DESC64;
4189/** Pointer to const descriptor table entry. */
4190typedef const X86DESC64 *PCX86DESC64;
4191
4192/** @def X86DESC64_BASE
4193 * Return the base of a 64-bit descriptor.
4194 */
4195#define X86DESC64_BASE(a_pDesc) /*ASM-NOINC*/ \
4196 ( ((uint64_t)((a_pDesc)->Gen.u32BaseHigh3) << 32) \
4197 | ((uint32_t)((a_pDesc)->Gen.u8BaseHigh2) << 24) \
4198 | ( (a_pDesc)->Gen.u8BaseHigh1 << 16) \
4199 | ( (a_pDesc)->Gen.u16BaseLow ) )
4200
4201
4202
4203/** @name Host system descriptor table entry - Use with care!
4204 * @{ */
4205/** Host system descriptor table entry. */
4206#if HC_ARCH_BITS == 64
4207typedef X86DESC64 X86DESCHC;
4208#else
4209typedef X86DESC X86DESCHC;
4210#endif
4211/** Pointer to a host system descriptor table entry. */
4212#if HC_ARCH_BITS == 64
4213typedef PX86DESC64 PX86DESCHC;
4214#else
4215typedef PX86DESC PX86DESCHC;
4216#endif
4217/** Pointer to a const host system descriptor table entry. */
4218#if HC_ARCH_BITS == 64
4219typedef PCX86DESC64 PCX86DESCHC;
4220#else
4221typedef PCX86DESC PCX86DESCHC;
4222#endif
4223/** @} */
4224
4225
4226/** @name Selector Descriptor Types.
4227 * @{
4228 */
4229
4230/** @name Non-System Selector Types.
4231 * @{ */
4232/** Code(=set)/Data(=clear) bit. */
4233#define X86_SEL_TYPE_CODE 8
4234/** Memory(=set)/System(=clear) bit. */
4235#define X86_SEL_TYPE_MEMORY RT_BIT_32(4)
4236/** Accessed bit. */
4237#define X86_SEL_TYPE_ACCESSED 1
4238/** Expand down bit (for data selectors only). */
4239#define X86_SEL_TYPE_DOWN 4
4240/** Conforming bit (for code selectors only). */
4241#define X86_SEL_TYPE_CONF 4
4242/** Write bit (for data selectors only). */
4243#define X86_SEL_TYPE_WRITE 2
4244/** Read bit (for code selectors only). */
4245#define X86_SEL_TYPE_READ 2
4246/** The bit number of the code segment read bit (relative to u4Type). */
4247#define X86_SEL_TYPE_READ_BIT 1
4248
4249/** Read only selector type. */
4250#define X86_SEL_TYPE_RO 0
4251/** Accessed read only selector type. */
4252#define X86_SEL_TYPE_RO_ACC (0 | X86_SEL_TYPE_ACCESSED)
4253/** Read write selector type. */
4254#define X86_SEL_TYPE_RW 2
4255/** Accessed read write selector type. */
4256#define X86_SEL_TYPE_RW_ACC (2 | X86_SEL_TYPE_ACCESSED)
4257/** Expand down read only selector type. */
4258#define X86_SEL_TYPE_RO_DOWN 4
4259/** Accessed expand down read only selector type. */
4260#define X86_SEL_TYPE_RO_DOWN_ACC (4 | X86_SEL_TYPE_ACCESSED)
4261/** Expand down read write selector type. */
4262#define X86_SEL_TYPE_RW_DOWN 6
4263/** Accessed expand down read write selector type. */
4264#define X86_SEL_TYPE_RW_DOWN_ACC (6 | X86_SEL_TYPE_ACCESSED)
4265/** Execute only selector type. */
4266#define X86_SEL_TYPE_EO (0 | X86_SEL_TYPE_CODE)
4267/** Accessed execute only selector type. */
4268#define X86_SEL_TYPE_EO_ACC (0 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4269/** Execute and read selector type. */
4270#define X86_SEL_TYPE_ER (2 | X86_SEL_TYPE_CODE)
4271/** Accessed execute and read selector type. */
4272#define X86_SEL_TYPE_ER_ACC (2 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4273/** Conforming execute only selector type. */
4274#define X86_SEL_TYPE_EO_CONF (4 | X86_SEL_TYPE_CODE)
4275/** Accessed Conforming execute only selector type. */
4276#define X86_SEL_TYPE_EO_CONF_ACC (4 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4277/** Conforming execute and write selector type. */
4278#define X86_SEL_TYPE_ER_CONF (6 | X86_SEL_TYPE_CODE)
4279/** Accessed Conforming execute and write selector type. */
4280#define X86_SEL_TYPE_ER_CONF_ACC (6 | X86_SEL_TYPE_CODE | X86_SEL_TYPE_ACCESSED)
4281/** @} */
4282
4283
4284/** @name System Selector Types.
4285 * @{ */
4286/** The TSS busy bit mask. */
4287#define X86_SEL_TYPE_SYS_TSS_BUSY_MASK 2
4288
4289/** Undefined system selector type. */
4290#define X86_SEL_TYPE_SYS_UNDEFINED 0
4291/** 286 TSS selector. */
4292#define X86_SEL_TYPE_SYS_286_TSS_AVAIL 1
4293/** LDT selector. */
4294#define X86_SEL_TYPE_SYS_LDT 2
4295/** 286 TSS selector - Busy. */
4296#define X86_SEL_TYPE_SYS_286_TSS_BUSY 3
4297/** 286 Callgate selector. */
4298#define X86_SEL_TYPE_SYS_286_CALL_GATE 4
4299/** Taskgate selector. */
4300#define X86_SEL_TYPE_SYS_TASK_GATE 5
4301/** 286 Interrupt gate selector. */
4302#define X86_SEL_TYPE_SYS_286_INT_GATE 6
4303/** 286 Trapgate selector. */
4304#define X86_SEL_TYPE_SYS_286_TRAP_GATE 7
4305/** Undefined system selector. */
4306#define X86_SEL_TYPE_SYS_UNDEFINED2 8
4307/** 386 TSS selector. */
4308#define X86_SEL_TYPE_SYS_386_TSS_AVAIL 9
4309/** Undefined system selector. */
4310#define X86_SEL_TYPE_SYS_UNDEFINED3 0xA
4311/** 386 TSS selector - Busy. */
4312#define X86_SEL_TYPE_SYS_386_TSS_BUSY 0xB
4313/** 386 Callgate selector. */
4314#define X86_SEL_TYPE_SYS_386_CALL_GATE 0xC
4315/** Undefined system selector. */
4316#define X86_SEL_TYPE_SYS_UNDEFINED4 0xD
4317/** 386 Interruptgate selector. */
4318#define X86_SEL_TYPE_SYS_386_INT_GATE 0xE
4319/** 386 Trapgate selector. */
4320#define X86_SEL_TYPE_SYS_386_TRAP_GATE 0xF
4321/** @} */
4322
4323/** @name AMD64 System Selector Types.
4324 * @{ */
4325/** LDT selector. */
4326#define AMD64_SEL_TYPE_SYS_LDT 2
4327/** TSS selector - Busy. */
4328#define AMD64_SEL_TYPE_SYS_TSS_AVAIL 9
4329/** TSS selector - Busy. */
4330#define AMD64_SEL_TYPE_SYS_TSS_BUSY 0xB
4331/** Callgate selector. */
4332#define AMD64_SEL_TYPE_SYS_CALL_GATE 0xC
4333/** Interruptgate selector. */
4334#define AMD64_SEL_TYPE_SYS_INT_GATE 0xE
4335/** Trapgate selector. */
4336#define AMD64_SEL_TYPE_SYS_TRAP_GATE 0xF
4337/** @} */
4338
4339/** @} */
4340
4341
4342/** @name Descriptor Table Entry Flag Masks.
4343 * These are for the 2nd 32-bit word of a descriptor.
4344 * @{ */
4345/** Bits 8-11 - TYPE - Descriptor type mask. */
4346#define X86_DESC_TYPE_MASK (RT_BIT_32(8) | RT_BIT_32(9) | RT_BIT_32(10) | RT_BIT_32(11))
4347/** Bit 12 - S - System (=0) or Code/Data (=1). */
4348#define X86_DESC_S RT_BIT_32(12)
4349/** Bits 13-14 - DPL - Descriptor Privilege Level. */
4350#define X86_DESC_DPL (RT_BIT_32(13) | RT_BIT_32(14))
4351/** Bit 15 - P - Present. */
4352#define X86_DESC_P RT_BIT_32(15)
4353/** Bit 20 - AVL - Available for system software. */
4354#define X86_DESC_AVL RT_BIT_32(20)
4355/** Bit 22 - DB - Default operation size. 0 = 16 bit, 1 = 32 bit. */
4356#define X86_DESC_DB RT_BIT_32(22)
4357/** Bit 23 - G - Granularity of the limit. If set 4KB granularity is
4358 * used, if clear byte. */
4359#define X86_DESC_G RT_BIT_32(23)
4360/** @} */
4361
4362/** @} */
4363
4364
4365/** @name Task Segments.
4366 * @{
4367 */
4368
4369/**
4370 * The minimum TSS descriptor limit for 286 tasks.
4371 */
4372#define X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN 0x2b
4373
4374/**
4375 * The minimum TSS descriptor segment limit for 386 tasks.
4376 */
4377#define X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN 0x67
4378
4379/**
4380 * 16-bit Task Segment (TSS).
4381 */
4382#pragma pack(1)
4383typedef struct X86TSS16
4384{
4385 /** Back link to previous task. (static) */
4386 RTSEL selPrev;
4387 /** Ring-0 stack pointer. (static) */
4388 uint16_t sp0;
4389 /** Ring-0 stack segment. (static) */
4390 RTSEL ss0;
4391 /** Ring-1 stack pointer. (static) */
4392 uint16_t sp1;
4393 /** Ring-1 stack segment. (static) */
4394 RTSEL ss1;
4395 /** Ring-2 stack pointer. (static) */
4396 uint16_t sp2;
4397 /** Ring-2 stack segment. (static) */
4398 RTSEL ss2;
4399 /** IP before task switch. */
4400 uint16_t ip;
4401 /** FLAGS before task switch. */
4402 uint16_t flags;
4403 /** AX before task switch. */
4404 uint16_t ax;
4405 /** CX before task switch. */
4406 uint16_t cx;
4407 /** DX before task switch. */
4408 uint16_t dx;
4409 /** BX before task switch. */
4410 uint16_t bx;
4411 /** SP before task switch. */
4412 uint16_t sp;
4413 /** BP before task switch. */
4414 uint16_t bp;
4415 /** SI before task switch. */
4416 uint16_t si;
4417 /** DI before task switch. */
4418 uint16_t di;
4419 /** ES before task switch. */
4420 RTSEL es;
4421 /** CS before task switch. */
4422 RTSEL cs;
4423 /** SS before task switch. */
4424 RTSEL ss;
4425 /** DS before task switch. */
4426 RTSEL ds;
4427 /** LDTR before task switch. */
4428 RTSEL selLdt;
4429} X86TSS16;
4430#ifndef VBOX_FOR_DTRACE_LIB
4431AssertCompileSize(X86TSS16, X86_SEL_TYPE_SYS_286_TSS_LIMIT_MIN + 1);
4432#endif
4433#pragma pack()
4434/** Pointer to a 16-bit task segment. */
4435typedef X86TSS16 *PX86TSS16;
4436/** Pointer to a const 16-bit task segment. */
4437typedef const X86TSS16 *PCX86TSS16;
4438
4439
4440/**
4441 * 32-bit Task Segment (TSS).
4442 */
4443#pragma pack(1)
4444typedef struct X86TSS32
4445{
4446 /** Back link to previous task. (static) */
4447 RTSEL selPrev;
4448 uint16_t padding1;
4449 /** Ring-0 stack pointer. (static) */
4450 uint32_t esp0;
4451 /** Ring-0 stack segment. (static) */
4452 RTSEL ss0;
4453 uint16_t padding_ss0;
4454 /** Ring-1 stack pointer. (static) */
4455 uint32_t esp1;
4456 /** Ring-1 stack segment. (static) */
4457 RTSEL ss1;
4458 uint16_t padding_ss1;
4459 /** Ring-2 stack pointer. (static) */
4460 uint32_t esp2;
4461 /** Ring-2 stack segment. (static) */
4462 RTSEL ss2;
4463 uint16_t padding_ss2;
4464 /** Page directory for the task. (static) */
4465 uint32_t cr3;
4466 /** EIP before task switch. */
4467 uint32_t eip;
4468 /** EFLAGS before task switch. */
4469 uint32_t eflags;
4470 /** EAX before task switch. */
4471 uint32_t eax;
4472 /** ECX before task switch. */
4473 uint32_t ecx;
4474 /** EDX before task switch. */
4475 uint32_t edx;
4476 /** EBX before task switch. */
4477 uint32_t ebx;
4478 /** ESP before task switch. */
4479 uint32_t esp;
4480 /** EBP before task switch. */
4481 uint32_t ebp;
4482 /** ESI before task switch. */
4483 uint32_t esi;
4484 /** EDI before task switch. */
4485 uint32_t edi;
4486 /** ES before task switch. */
4487 RTSEL es;
4488 uint16_t padding_es;
4489 /** CS before task switch. */
4490 RTSEL cs;
4491 uint16_t padding_cs;
4492 /** SS before task switch. */
4493 RTSEL ss;
4494 uint16_t padding_ss;
4495 /** DS before task switch. */
4496 RTSEL ds;
4497 uint16_t padding_ds;
4498 /** FS before task switch. */
4499 RTSEL fs;
4500 uint16_t padding_fs;
4501 /** GS before task switch. */
4502 RTSEL gs;
4503 uint16_t padding_gs;
4504 /** LDTR before task switch. */
4505 RTSEL selLdt;
4506 uint16_t padding_ldt;
4507 /** Debug trap flag */
4508 uint16_t fDebugTrap;
4509 /** Offset relative to the TSS of the start of the I/O Bitmap
4510 * and the end of the interrupt redirection bitmap. */
4511 uint16_t offIoBitmap;
4512} X86TSS32;
4513#pragma pack()
4514/** Pointer to task segment. */
4515typedef X86TSS32 *PX86TSS32;
4516/** Pointer to const task segment. */
4517typedef const X86TSS32 *PCX86TSS32;
4518#ifndef VBOX_FOR_DTRACE_LIB
4519AssertCompileSize(X86TSS32, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4520AssertCompileMemberOffset(X86TSS32, cr3, 28);
4521AssertCompileMemberOffset(X86TSS32, offIoBitmap, 102);
4522#endif
4523
4524/**
4525 * 64-bit Task segment.
4526 */
4527#pragma pack(1)
4528typedef struct X86TSS64
4529{
4530 /** Reserved. */
4531 uint32_t u32Reserved;
4532 /** Ring-0 stack pointer. (static) */
4533 uint64_t rsp0;
4534 /** Ring-1 stack pointer. (static) */
4535 uint64_t rsp1;
4536 /** Ring-2 stack pointer. (static) */
4537 uint64_t rsp2;
4538 /** Reserved. */
4539 uint32_t u32Reserved2[2];
4540 /* IST */
4541 uint64_t ist1;
4542 uint64_t ist2;
4543 uint64_t ist3;
4544 uint64_t ist4;
4545 uint64_t ist5;
4546 uint64_t ist6;
4547 uint64_t ist7;
4548 /* Reserved. */
4549 uint16_t u16Reserved[5];
4550 /** Offset relative to the TSS of the start of the I/O Bitmap
4551 * and the end of the interrupt redirection bitmap. */
4552 uint16_t offIoBitmap;
4553} X86TSS64;
4554#pragma pack()
4555/** Pointer to a 64-bit task segment. */
4556typedef X86TSS64 *PX86TSS64;
4557/** Pointer to a const 64-bit task segment. */
4558typedef const X86TSS64 *PCX86TSS64;
4559#ifndef VBOX_FOR_DTRACE_LIB
4560AssertCompileSize(X86TSS64, X86_SEL_TYPE_SYS_386_TSS_LIMIT_MIN + 1);
4561#endif
4562
4563/** @} */
4564
4565
4566/** @name Selectors.
4567 * @{
4568 */
4569
4570/**
4571 * The shift used to convert a selector from and to index an index (C).
4572 */
4573#define X86_SEL_SHIFT 3
4574
4575/**
4576 * The mask used to mask off the table indicator and RPL of an selector.
4577 */
4578#define X86_SEL_MASK 0xfff8U
4579
4580/**
4581 * The mask used to mask off the RPL of an selector.
4582 * This is suitable for checking for NULL selectors.
4583 */
4584#define X86_SEL_MASK_OFF_RPL 0xfffcU
4585
4586/**
4587 * The bit indicating that a selector is in the LDT and not in the GDT.
4588 */
4589#define X86_SEL_LDT 0x0004U
4590
4591/**
4592 * The bit mask for getting the RPL of a selector.
4593 */
4594#define X86_SEL_RPL 0x0003U
4595
4596/**
4597 * The mask covering both RPL and LDT.
4598 * This is incidentally the same as sizeof(X86DESC) - 1, so good for limit
4599 * checks.
4600 */
4601#define X86_SEL_RPL_LDT 0x0007U
4602
4603/** @} */
4604
4605
4606/**
4607 * x86 Exceptions/Faults/Traps.
4608 */
4609typedef enum X86XCPT
4610{
4611 /** \#DE - Divide error. */
4612 X86_XCPT_DE = 0x00,
4613 /** \#DB - Debug event (single step, DRx, ..) */
4614 X86_XCPT_DB = 0x01,
4615 /** NMI - Non-Maskable Interrupt */
4616 X86_XCPT_NMI = 0x02,
4617 /** \#BP - Breakpoint (INT3). */
4618 X86_XCPT_BP = 0x03,
4619 /** \#OF - Overflow (INTO). */
4620 X86_XCPT_OF = 0x04,
4621 /** \#BR - Bound range exceeded (BOUND). */
4622 X86_XCPT_BR = 0x05,
4623 /** \#UD - Undefined opcode. */
4624 X86_XCPT_UD = 0x06,
4625 /** \#NM - Device not available (math coprocessor device). */
4626 X86_XCPT_NM = 0x07,
4627 /** \#DF - Double fault. */
4628 X86_XCPT_DF = 0x08,
4629 /** ??? - Coprocessor segment overrun (obsolete). */
4630 X86_XCPT_CO_SEG_OVERRUN = 0x09,
4631 /** \#TS - Taskswitch (TSS). */
4632 X86_XCPT_TS = 0x0a,
4633 /** \#NP - Segment no present. */
4634 X86_XCPT_NP = 0x0b,
4635 /** \#SS - Stack segment fault. */
4636 X86_XCPT_SS = 0x0c,
4637 /** \#GP - General protection fault. */
4638 X86_XCPT_GP = 0x0d,
4639 /** \#PF - Page fault. */
4640 X86_XCPT_PF = 0x0e,
4641 /* 0x0f is reserved (to avoid conflict with spurious interrupts in BIOS setup). */
4642 /** \#MF - Math fault (FPU). */
4643 X86_XCPT_MF = 0x10,
4644 /** \#AC - Alignment check. */
4645 X86_XCPT_AC = 0x11,
4646 /** \#MC - Machine check. */
4647 X86_XCPT_MC = 0x12,
4648 /** \#XF - SIMD Floating-Point Exception. */
4649 X86_XCPT_XF = 0x13,
4650 /** \#VE - Virtualization Exception (Intel only). */
4651 X86_XCPT_VE = 0x14,
4652 /** \#CP - Control Protection Exception (Intel only). */
4653 X86_XCPT_CP = 0x15,
4654 /** \#VC - VMM Communication Exception (AMD only). */
4655 X86_XCPT_VC = 0x1d,
4656 /** \#SX - Security Exception (AMD only). */
4657 X86_XCPT_SX = 0x1e
4658} X86XCPT;
4659/** Pointer to a x86 exception code. */
4660typedef X86XCPT *PX86XCPT;
4661/** Pointer to a const x86 exception code. */
4662typedef const X86XCPT *PCX86XCPT;
4663/** The last valid (currently reserved) exception value. */
4664#define X86_XCPT_LAST 0x1f
4665
4666
4667/** @name Trap Error Codes
4668 * @{
4669 */
4670/** External indicator. */
4671#define X86_TRAP_ERR_EXTERNAL 1
4672/** IDT indicator. */
4673#define X86_TRAP_ERR_IDT 2
4674/** Descriptor table indicator - If set LDT, if clear GDT. */
4675#define X86_TRAP_ERR_TI 4
4676/** Mask for getting the selector. */
4677#define X86_TRAP_ERR_SEL_MASK 0xfff8
4678/** Shift for getting the selector table index (C type index). */
4679#define X86_TRAP_ERR_SEL_SHIFT 3
4680/** @} */
4681
4682
4683/** @name \#PF Trap Error Codes
4684 * @{
4685 */
4686/** Bit 0 - P - Not present (clear) or page level protection (set) fault. */
4687#define X86_TRAP_PF_P RT_BIT_32(0)
4688/** Bit 1 - R/W - Read (clear) or write (set) access. */
4689#define X86_TRAP_PF_RW RT_BIT_32(1)
4690/** Bit 2 - U/S - CPU executing in user mode (set) or supervisor mode (clear). */
4691#define X86_TRAP_PF_US RT_BIT_32(2)
4692/** Bit 3 - RSVD- Reserved bit violation (set), i.e. reserved bit was set to 1. */
4693#define X86_TRAP_PF_RSVD RT_BIT_32(3)
4694/** Bit 4 - I/D - Instruction fetch (set) / Data access (clear) - PAE + NXE. */
4695#define X86_TRAP_PF_ID RT_BIT_32(4)
4696/** Bit 5 - PK - Protection-key violation (AMD64 mode only). */
4697#define X86_TRAP_PF_PK RT_BIT_32(5)
4698/** @} */
4699
4700#pragma pack(1)
4701/**
4702 * 16-bit IDTR.
4703 */
4704typedef struct X86IDTR16
4705{
4706 /** Offset. */
4707 uint16_t offSel;
4708 /** Selector. */
4709 uint16_t uSel;
4710} X86IDTR16, *PX86IDTR16;
4711#pragma pack()
4712
4713#pragma pack(1)
4714/**
4715 * 32-bit IDTR/GDTR.
4716 */
4717typedef struct X86XDTR32
4718{
4719 /** Size of the descriptor table. */
4720 uint16_t cb;
4721 /** Address of the descriptor table. */
4722#ifndef VBOX_FOR_DTRACE_LIB
4723 uint32_t uAddr;
4724#else
4725 uint16_t au16Addr[2];
4726#endif
4727} X86XDTR32, *PX86XDTR32;
4728#pragma pack()
4729
4730#pragma pack(1)
4731/**
4732 * 64-bit IDTR/GDTR.
4733 */
4734typedef struct X86XDTR64
4735{
4736 /** Size of the descriptor table. */
4737 uint16_t cb;
4738 /** Address of the descriptor table. */
4739#ifndef VBOX_FOR_DTRACE_LIB
4740 uint64_t uAddr;
4741#else
4742 uint16_t au16Addr[4];
4743#endif
4744} X86XDTR64, *PX86XDTR64;
4745#pragma pack()
4746
4747
4748/** @name ModR/M
4749 * @{ */
4750#define X86_MODRM_RM_MASK UINT8_C(0x07)
4751#define X86_MODRM_REG_MASK UINT8_C(0x38)
4752#define X86_MODRM_REG_SMASK UINT8_C(0x07)
4753#define X86_MODRM_REG_SHIFT 3
4754#define X86_MODRM_MOD_MASK UINT8_C(0xc0)
4755#define X86_MODRM_MOD_SMASK UINT8_C(0x03)
4756#define X86_MODRM_MOD_SHIFT 6
4757#ifndef VBOX_FOR_DTRACE_LIB
4758AssertCompile((X86_MODRM_RM_MASK | X86_MODRM_REG_MASK | X86_MODRM_MOD_MASK) == 0xff);
4759AssertCompile((X86_MODRM_REG_MASK >> X86_MODRM_REG_SHIFT) == X86_MODRM_REG_SMASK);
4760AssertCompile((X86_MODRM_MOD_MASK >> X86_MODRM_MOD_SHIFT) == X86_MODRM_MOD_SMASK);
4761/** @def X86_MODRM_MAKE
4762 * @param a_Mod The mod value (0..3).
4763 * @param a_Reg The register value (0..7).
4764 * @param a_RegMem The register or memory value (0..7). */
4765# define X86_MODRM_MAKE(a_Mod, a_Reg, a_RegMem) (((a_Mod) << X86_MODRM_MOD_SHIFT) | ((a_Reg) << X86_MODRM_REG_SHIFT) | (a_RegMem))
4766#endif
4767/** @} */
4768
4769/** @name SIB
4770 * @{ */
4771#define X86_SIB_BASE_MASK UINT8_C(0x07)
4772#define X86_SIB_INDEX_MASK UINT8_C(0x38)
4773#define X86_SIB_INDEX_SMASK UINT8_C(0x07)
4774#define X86_SIB_INDEX_SHIFT 3
4775#define X86_SIB_SCALE_MASK UINT8_C(0xc0)
4776#define X86_SIB_SCALE_SMASK UINT8_C(0x03)
4777#define X86_SIB_SCALE_SHIFT 6
4778#ifndef VBOX_FOR_DTRACE_LIB
4779AssertCompile((X86_SIB_BASE_MASK | X86_SIB_INDEX_MASK | X86_SIB_SCALE_MASK) == 0xff);
4780AssertCompile((X86_SIB_INDEX_MASK >> X86_SIB_INDEX_SHIFT) == X86_SIB_INDEX_SMASK);
4781AssertCompile((X86_SIB_SCALE_MASK >> X86_SIB_SCALE_SHIFT) == X86_SIB_SCALE_SMASK);
4782#endif
4783/** @} */
4784
4785/** @name General register indexes.
4786 * @{ */
4787#define X86_GREG_xAX 0
4788#define X86_GREG_xCX 1
4789#define X86_GREG_xDX 2
4790#define X86_GREG_xBX 3
4791#define X86_GREG_xSP 4
4792#define X86_GREG_xBP 5
4793#define X86_GREG_xSI 6
4794#define X86_GREG_xDI 7
4795#define X86_GREG_x8 8
4796#define X86_GREG_x9 9
4797#define X86_GREG_x10 10
4798#define X86_GREG_x11 11
4799#define X86_GREG_x12 12
4800#define X86_GREG_x13 13
4801#define X86_GREG_x14 14
4802#define X86_GREG_x15 15
4803/** @} */
4804/** General register count. */
4805#define X86_GREG_COUNT 16
4806
4807/** @name X86_SREG_XXX - Segment register indexes.
4808 * @{ */
4809#define X86_SREG_ES 0
4810#define X86_SREG_CS 1
4811#define X86_SREG_SS 2
4812#define X86_SREG_DS 3
4813#define X86_SREG_FS 4
4814#define X86_SREG_GS 5
4815/** @} */
4816/** Segment register count. */
4817#define X86_SREG_COUNT 6
4818
4819
4820/** @name X86_OP_XXX - Prefixes
4821 * @{ */
4822#define X86_OP_PRF_CS UINT8_C(0x2e)
4823#define X86_OP_PRF_SS UINT8_C(0x36)
4824#define X86_OP_PRF_DS UINT8_C(0x3e)
4825#define X86_OP_PRF_ES UINT8_C(0x26)
4826#define X86_OP_PRF_FS UINT8_C(0x64)
4827#define X86_OP_PRF_GS UINT8_C(0x65)
4828#define X86_OP_PRF_SIZE_OP UINT8_C(0x66)
4829#define X86_OP_PRF_SIZE_ADDR UINT8_C(0x67)
4830#define X86_OP_PRF_LOCK UINT8_C(0xf0)
4831#define X86_OP_PRF_REPZ UINT8_C(0xf3)
4832#define X86_OP_PRF_REPNZ UINT8_C(0xf2)
4833#define X86_OP_REX_B UINT8_C(0x41)
4834#define X86_OP_REX_X UINT8_C(0x42)
4835#define X86_OP_REX_R UINT8_C(0x44)
4836#define X86_OP_REX_W UINT8_C(0x48)
4837/** @} */
4838
4839
4840/** @} */
4841
4842#endif /* !IPRT_INCLUDED_x86_h */
4843
Note: See TracBrowser for help on using the repository browser.

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette