VirtualBox

source: vbox/trunk/src/VBox/VMM/VMMR3/PGM.cpp@ 108850

Last change on this file since 108850 was 108850, checked in by vboxsync, 5 weeks ago

VMM/PGM,NEM: Some early page table management infrastructure for ARMv8, bugref:10388 [scm]

  • Property svn:eol-style set to native
  • Property svn:keywords set to Id Revision
File size: 153.1 KB
Line 
1/* $Id: PGM.cpp 108850 2025-04-04 12:48:09Z vboxsync $ */
2/** @file
3 * PGM - Page Manager and Monitor. (Mixing stuff here, not good?)
4 */
5
6/*
7 * Copyright (C) 2006-2024 Oracle and/or its affiliates.
8 *
9 * This file is part of VirtualBox base platform packages, as
10 * available from https://www.215389.xyz.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation, in version 3 of the
15 * License.
16 *
17 * This program is distributed in the hope that it will be useful, but
18 * WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
20 * General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, see <https://www.gnu.org/licenses>.
24 *
25 * SPDX-License-Identifier: GPL-3.0-only
26 */
27
28
29/** @page pg_pgm PGM - The Page Manager and Monitor
30 *
31 * @sa @ref grp_pgm
32 * @subpage pg_pgm_pool
33 * @subpage pg_pgm_phys
34 *
35 *
36 * @section sec_pgm_modes Paging Modes
37 *
38 * There are three memory contexts: Host Context (HC), Guest Context (GC)
39 * and intermediate context. When talking about paging HC can also be referred
40 * to as "host paging", and GC referred to as "shadow paging".
41 *
42 * We define three basic paging modes: 32-bit, PAE and AMD64. The host paging mode
43 * is defined by the host operating system. The mode used in the shadow paging mode
44 * depends on the host paging mode and what the mode the guest is currently in. The
45 * following relation between the two is defined:
46 *
47 * @verbatim
48 Host > 32-bit | PAE | AMD64 |
49 Guest | | | |
50 ==v================================
51 32-bit 32-bit PAE PAE
52 -------|--------|--------|--------|
53 PAE PAE PAE PAE
54 -------|--------|--------|--------|
55 AMD64 AMD64 AMD64 AMD64
56 -------|--------|--------|--------| @endverbatim
57 *
58 * All configuration except those in the diagonal (upper left) are expected to
59 * require special effort from the switcher (i.e. a bit slower).
60 *
61 *
62 *
63 *
64 * @section sec_pgm_shw The Shadow Memory Context
65 *
66 *
67 * [..]
68 *
69 * Because of guest context mappings requires PDPT and PML4 entries to allow
70 * writing on AMD64, the two upper levels will have fixed flags whatever the
71 * guest is thinking of using there. So, when shadowing the PD level we will
72 * calculate the effective flags of PD and all the higher levels. In legacy
73 * PAE mode this only applies to the PWT and PCD bits (the rest are
74 * ignored/reserved/MBZ). We will ignore those bits for the present.
75 *
76 *
77 *
78 * @section sec_pgm_int The Intermediate Memory Context
79 *
80 * The world switch goes thru an intermediate memory context which purpose it is
81 * to provide different mappings of the switcher code. All guest mappings are also
82 * present in this context.
83 *
84 * The switcher code is mapped at the same location as on the host, at an
85 * identity mapped location (physical equals virtual address), and at the
86 * hypervisor location. The identity mapped location is for when the world
87 * switches that involves disabling paging.
88 *
89 * PGM maintain page tables for 32-bit, PAE and AMD64 paging modes. This
90 * simplifies switching guest CPU mode and consistency at the cost of more
91 * code to do the work. All memory use for those page tables is located below
92 * 4GB (this includes page tables for guest context mappings).
93 *
94 * Note! The intermediate memory context is also used for 64-bit guest
95 * execution on 32-bit hosts. Because we need to load 64-bit registers
96 * prior to switching to guest context, we need to be in 64-bit mode
97 * first. So, HM has some 64-bit worker routines in VMMRC.rc that get
98 * invoked via the special world switcher code in LegacyToAMD64.asm.
99 *
100 *
101 * @subsection subsec_pgm_int_gc Guest Context Mappings
102 *
103 * During assignment and relocation of a guest context mapping the intermediate
104 * memory context is used to verify the new location.
105 *
106 * Guest context mappings are currently restricted to below 4GB, for reasons
107 * of simplicity. This may change when we implement AMD64 support.
108 *
109 *
110 *
111 *
112 * @section sec_pgm_misc Misc
113 *
114 *
115 * @subsection sec_pgm_misc_A20 The A20 Gate
116 *
117 * PGM implements the A20 gate masking when translating a virtual guest address
118 * into a physical address for CPU access, i.e. PGMGstGetPage (and friends) and
119 * the code reading the guest page table entries during shadowing. The masking
120 * is done consistenly for all CPU modes, paged ones included. Large pages are
121 * also masked correctly. (On current CPUs, experiments indicates that AMD does
122 * not apply A20M in paged modes and intel only does it for the 2nd MB of
123 * memory.)
124 *
125 * The A20 gate implementation is per CPU core. It can be configured on a per
126 * core basis via the keyboard device and PC architecture device. This is
127 * probably not exactly how real CPUs do it, but SMP and A20 isn't a place where
128 * guest OSes try pushing things anyway, so who cares. (On current real systems
129 * the A20M signal is probably only sent to the boot CPU and it affects all
130 * thread and probably all cores in that package.)
131 *
132 * The keyboard device and the PC architecture device doesn't OR their A20
133 * config bits together, rather they are currently implemented such that they
134 * mirror the CPU state. So, flipping the bit in either of them will change the
135 * A20 state. (On real hardware the bits of the two devices should probably be
136 * ORed together to indicate enabled, i.e. both needs to be cleared to disable
137 * A20 masking.)
138 *
139 * The A20 state will change immediately, transmeta fashion. There is no delays
140 * due to buses, wiring or other physical stuff. (On real hardware there are
141 * normally delays, the delays differs between the two devices and probably also
142 * between chipsets and CPU generations. Note that it's said that transmeta CPUs
143 * does the change immediately like us, they apparently intercept/handles the
144 * port accesses in microcode. Neat.)
145 *
146 * @sa http://en.wikipedia.org/wiki/A20_line#The_80286_and_the_high_memory_area
147 *
148 *
149 * @subsection subsec_pgm_misc_diff Differences Between Legacy PAE and Long Mode PAE
150 *
151 * The differences between legacy PAE and long mode PAE are:
152 * -# PDPE bits 1, 2, 5 and 6 are defined differently. In leagcy mode they are
153 * all marked down as must-be-zero, while in long mode 1, 2 and 5 have the
154 * usual meanings while 6 is ignored (AMD). This means that upon switching to
155 * legacy PAE mode we'll have to clear these bits and when going to long mode
156 * they must be set. This applies to both intermediate and shadow contexts,
157 * however we don't need to do it for the intermediate one since we're
158 * executing with CR0.WP at that time.
159 * -# CR3 allows a 32-byte aligned address in legacy mode, while in long mode
160 * a page aligned one is required.
161 *
162 *
163 * @section sec_pgm_handlers Access Handlers
164 *
165 * Placeholder.
166 *
167 *
168 * @subsection sec_pgm_handlers_phys Physical Access Handlers
169 *
170 * Placeholder.
171 *
172 *
173 * @subsection sec_pgm_handlers_virt Virtual Access Handlers (obsolete)
174 *
175 * We currently implement three types of virtual access handlers: ALL, WRITE
176 * and HYPERVISOR (WRITE). See PGMVIRTHANDLERKIND for some more details.
177 *
178 * The HYPERVISOR access handlers is kept in a separate tree since it doesn't apply
179 * to physical pages (PGMTREES::HyperVirtHandlers) and only needs to be consulted in
180 * a special \#PF case. The ALL and WRITE are in the PGMTREES::VirtHandlers tree, the
181 * rest of this section is going to be about these handlers.
182 *
183 * We'll go thru the life cycle of a handler and try make sense of it all, don't know
184 * how successful this is gonna be...
185 *
186 * 1. A handler is registered thru the PGMR3HandlerVirtualRegister and
187 * PGMHandlerVirtualRegisterEx APIs. We check for conflicting virtual handlers
188 * and create a new node that is inserted into the AVL tree (range key). Then
189 * a full PGM resync is flagged (clear pool, sync cr3, update virtual bit of PGMPAGE).
190 *
191 * 2. The following PGMSyncCR3/SyncCR3 operation will first make invoke HandlerVirtualUpdate.
192 *
193 * 2a. HandlerVirtualUpdate will will lookup all the pages covered by virtual handlers
194 * via the current guest CR3 and update the physical page -> virtual handler
195 * translation. Needless to say, this doesn't exactly scale very well. If any changes
196 * are detected, it will flag a virtual bit update just like we did on registration.
197 * PGMPHYS pages with changes will have their virtual handler state reset to NONE.
198 *
199 * 2b. The virtual bit update process will iterate all the pages covered by all the
200 * virtual handlers and update the PGMPAGE virtual handler state to the max of all
201 * virtual handlers on that page.
202 *
203 * 2c. Back in SyncCR3 we will now flush the entire shadow page cache to make sure
204 * we don't miss any alias mappings of the monitored pages.
205 *
206 * 2d. SyncCR3 will then proceed with syncing the CR3 table.
207 *
208 * 3. \#PF(np,read) on a page in the range. This will cause it to be synced
209 * read-only and resumed if it's a WRITE handler. If it's an ALL handler we
210 * will call the handlers like in the next step. If the physical mapping has
211 * changed we will - some time in the future - perform a handler callback
212 * (optional) and update the physical -> virtual handler cache.
213 *
214 * 4. \#PF(,write) on a page in the range. This will cause the handler to
215 * be invoked.
216 *
217 * 5. The guest invalidates the page and changes the physical backing or
218 * unmaps it. This should cause the invalidation callback to be invoked
219 * (it might not yet be 100% perfect). Exactly what happens next... is
220 * this where we mess up and end up out of sync for a while?
221 *
222 * 6. The handler is deregistered by the client via PGMHandlerVirtualDeregister.
223 * We will then set all PGMPAGEs in the physical -> virtual handler cache for
224 * this handler to NONE and trigger a full PGM resync (basically the same
225 * as int step 1). Which means 2 is executed again.
226 *
227 *
228 * @subsubsection sub_sec_pgm_handler_virt_todo TODOs
229 *
230 * There is a bunch of things that needs to be done to make the virtual handlers
231 * work 100% correctly and work more efficiently.
232 *
233 * The first bit hasn't been implemented yet because it's going to slow the
234 * whole mess down even more, and besides it seems to be working reliably for
235 * our current uses. OTOH, some of the optimizations might end up more or less
236 * implementing the missing bits, so we'll see.
237 *
238 * On the optimization side, the first thing to do is to try avoid unnecessary
239 * cache flushing. Then try team up with the shadowing code to track changes
240 * in mappings by means of access to them (shadow in), updates to shadows pages,
241 * invlpg, and shadow PT discarding (perhaps).
242 *
243 * Some idea that have popped up for optimization for current and new features:
244 * - bitmap indicating where there are virtual handlers installed.
245 * (4KB => 2**20 pages, page 2**12 => covers 32-bit address space 1:1!)
246 * - Further optimize this by min/max (needs min/max avl getters).
247 * - Shadow page table entry bit (if any left)?
248 *
249 */
250
251
252/** @page pg_pgm_phys PGM Physical Guest Memory Management
253 *
254 *
255 * Objectives:
256 * - Guest RAM over-commitment using memory ballooning,
257 * zero pages and general page sharing.
258 * - Moving or mirroring a VM onto a different physical machine.
259 *
260 *
261 * @section sec_pgmPhys_Definitions Definitions
262 *
263 * Allocation chunk - A RTR0MemObjAllocPhysNC or RTR0MemObjAllocPhys allocate
264 * memory object and the tracking machinery associated with it.
265 *
266 *
267 *
268 *
269 * @section sec_pgmPhys_AllocPage Allocating a page.
270 *
271 * Initially we map *all* guest memory to the (per VM) zero page, which
272 * means that none of the read functions will cause pages to be allocated.
273 *
274 * Exception, access bit in page tables that have been shared. This must
275 * be handled, but we must also make sure PGMGst*Modify doesn't make
276 * unnecessary modifications.
277 *
278 * Allocation points:
279 * - PGMPhysSimpleWriteGCPhys and PGMPhysWrite.
280 * - Replacing a zero page mapping at \#PF.
281 * - Replacing a shared page mapping at \#PF.
282 * - ROM registration (currently MMR3RomRegister).
283 * - VM restore (pgmR3Load).
284 *
285 * For the first three it would make sense to keep a few pages handy
286 * until we've reached the max memory commitment for the VM.
287 *
288 * For the ROM registration, we know exactly how many pages we need
289 * and will request these from ring-0. For restore, we will save
290 * the number of non-zero pages in the saved state and allocate
291 * them up front. This would allow the ring-0 component to refuse
292 * the request if the isn't sufficient memory available for VM use.
293 *
294 * Btw. for both ROM and restore allocations we won't be requiring
295 * zeroed pages as they are going to be filled instantly.
296 *
297 *
298 * @section sec_pgmPhys_FreePage Freeing a page
299 *
300 * There are a few points where a page can be freed:
301 * - After being replaced by the zero page.
302 * - After being replaced by a shared page.
303 * - After being ballooned by the guest additions.
304 * - At reset.
305 * - At restore.
306 *
307 * When freeing one or more pages they will be returned to the ring-0
308 * component and replaced by the zero page.
309 *
310 * The reasoning for clearing out all the pages on reset is that it will
311 * return us to the exact same state as on power on, and may thereby help
312 * us reduce the memory load on the system. Further it might have a
313 * (temporary) positive influence on memory fragmentation (@see subsec_pgmPhys_Fragmentation).
314 *
315 * On restore, as mention under the allocation topic, pages should be
316 * freed / allocated depending on how many is actually required by the
317 * new VM state. The simplest approach is to do like on reset, and free
318 * all non-ROM pages and then allocate what we need.
319 *
320 * A measure to prevent some fragmentation, would be to let each allocation
321 * chunk have some affinity towards the VM having allocated the most pages
322 * from it. Also, try make sure to allocate from allocation chunks that
323 * are almost full. Admittedly, both these measures might work counter to
324 * our intentions and its probably not worth putting a lot of effort,
325 * cpu time or memory into this.
326 *
327 *
328 * @section sec_pgmPhys_SharePage Sharing a page
329 *
330 * The basic idea is that there there will be a idle priority kernel
331 * thread walking the non-shared VM pages hashing them and looking for
332 * pages with the same checksum. If such pages are found, it will compare
333 * them byte-by-byte to see if they actually are identical. If found to be
334 * identical it will allocate a shared page, copy the content, check that
335 * the page didn't change while doing this, and finally request both the
336 * VMs to use the shared page instead. If the page is all zeros (special
337 * checksum and byte-by-byte check) it will request the VM that owns it
338 * to replace it with the zero page.
339 *
340 * To make this efficient, we will have to make sure not to try share a page
341 * that will change its contents soon. This part requires the most work.
342 * A simple idea would be to request the VM to write monitor the page for
343 * a while to make sure it isn't modified any time soon. Also, it may
344 * make sense to skip pages that are being write monitored since this
345 * information is readily available to the thread if it works on the
346 * per-VM guest memory structures (presently called PGMRAMRANGE).
347 *
348 *
349 * @section sec_pgmPhys_Fragmentation Fragmentation Concerns and Counter Measures
350 *
351 * The pages are organized in allocation chunks in ring-0, this is a necessity
352 * if we wish to have an OS agnostic approach to this whole thing. (On Linux we
353 * could easily work on a page-by-page basis if we liked. Whether this is possible
354 * or efficient on NT I don't quite know.) Fragmentation within these chunks may
355 * become a problem as part of the idea here is that we wish to return memory to
356 * the host system.
357 *
358 * For instance, starting two VMs at the same time, they will both allocate the
359 * guest memory on-demand and if permitted their page allocations will be
360 * intermixed. Shut down one of the two VMs and it will be difficult to return
361 * any memory to the host system because the page allocation for the two VMs are
362 * mixed up in the same allocation chunks.
363 *
364 * To further complicate matters, when pages are freed because they have been
365 * ballooned or become shared/zero the whole idea is that the page is supposed
366 * to be reused by another VM or returned to the host system. This will cause
367 * allocation chunks to contain pages belonging to different VMs and prevent
368 * returning memory to the host when one of those VM shuts down.
369 *
370 * The only way to really deal with this problem is to move pages. This can
371 * either be done at VM shutdown and or by the idle priority worker thread
372 * that will be responsible for finding sharable/zero pages. The mechanisms
373 * involved for coercing a VM to move a page (or to do it for it) will be
374 * the same as when telling it to share/zero a page.
375 *
376 *
377 * @section sec_pgmPhys_Tracking Tracking Structures And Their Cost
378 *
379 * There's a difficult balance between keeping the per-page tracking structures
380 * (global and guest page) easy to use and keeping them from eating too much
381 * memory. We have limited virtual memory resources available when operating in
382 * 32-bit kernel space (on 64-bit there'll it's quite a different story). The
383 * tracking structures will be attempted designed such that we can deal with up
384 * to 32GB of memory on a 32-bit system and essentially unlimited on 64-bit ones.
385 *
386 *
387 * @subsection subsec_pgmPhys_Tracking_Kernel Kernel Space
388 *
389 * @see pg_GMM
390 *
391 * @subsection subsec_pgmPhys_Tracking_PerVM Per-VM
392 *
393 * Fixed info is the physical address of the page (HCPhys) and the page id
394 * (described above). Theoretically we'll need 48(-12) bits for the HCPhys part.
395 * Today we've restricting ourselves to 40(-12) bits because this is the current
396 * restrictions of all AMD64 implementations (I think Barcelona will up this
397 * to 48(-12) bits, not that it really matters) and I needed the bits for
398 * tracking mappings of a page. 48-12 = 36. That leaves 28 bits, which means a
399 * decent range for the page id: 2^(28+12) = 1024TB.
400 *
401 * In additions to these, we'll have to keep maintaining the page flags as we
402 * currently do. Although it wouldn't harm to optimize these quite a bit, like
403 * for instance the ROM shouldn't depend on having a write handler installed
404 * in order for it to become read-only. A RO/RW bit should be considered so
405 * that the page syncing code doesn't have to mess about checking multiple
406 * flag combinations (ROM || RW handler || write monitored) in order to
407 * figure out how to setup a shadow PTE. But this of course, is second
408 * priority at present. Current this requires 12 bits, but could probably
409 * be optimized to ~8.
410 *
411 * Then there's the 24 bits used to track which shadow page tables are
412 * currently mapping a page for the purpose of speeding up physical
413 * access handlers, and thereby the page pool cache. More bit for this
414 * purpose wouldn't hurt IIRC.
415 *
416 * Then there is a new bit in which we need to record what kind of page
417 * this is, shared, zero, normal or write-monitored-normal. This'll
418 * require 2 bits. One bit might be needed for indicating whether a
419 * write monitored page has been written to. And yet another one or
420 * two for tracking migration status. 3-4 bits total then.
421 *
422 * Whatever is left will can be used to record the sharabilitiy of a
423 * page. The page checksum will not be stored in the per-VM table as
424 * the idle thread will not be permitted to do modifications to it.
425 * It will instead have to keep its own working set of potentially
426 * shareable pages and their check sums and stuff.
427 *
428 * For the present we'll keep the current packing of the
429 * PGMRAMRANGE::aHCPhys to keep the changes simple, only of course,
430 * we'll have to change it to a struct with a total of 128-bits at
431 * our disposal.
432 *
433 * The initial layout will be like this:
434 * @verbatim
435 RTHCPHYS HCPhys; The current stuff.
436 63:40 Current shadow PT tracking stuff.
437 39:12 The physical page frame number.
438 11:0 The current flags.
439 uint32_t u28PageId : 28; The page id.
440 uint32_t u2State : 2; The page state { zero, shared, normal, write monitored }.
441 uint32_t fWrittenTo : 1; Whether a write monitored page was written to.
442 uint32_t u1Reserved : 1; Reserved for later.
443 uint32_t u32Reserved; Reserved for later, mostly sharing stats.
444 @endverbatim
445 *
446 * The final layout will be something like this:
447 * @verbatim
448 RTHCPHYS HCPhys; The current stuff.
449 63:48 High page id (12+).
450 47:12 The physical page frame number.
451 11:0 Low page id.
452 uint32_t fReadOnly : 1; Whether it's readonly page (rom or monitored in some way).
453 uint32_t u3Type : 3; The page type {RESERVED, MMIO, MMIO2, ROM, shadowed ROM, RAM}.
454 uint32_t u2PhysMon : 2; Physical access handler type {none, read, write, all}.
455 uint32_t u2VirtMon : 2; Virtual access handler type {none, read, write, all}..
456 uint32_t u2State : 2; The page state { zero, shared, normal, write monitored }.
457 uint32_t fWrittenTo : 1; Whether a write monitored page was written to.
458 uint32_t u20Reserved : 20; Reserved for later, mostly sharing stats.
459 uint32_t u32Tracking; The shadow PT tracking stuff, roughly.
460 @endverbatim
461 *
462 * Cost wise, this means we'll double the cost for guest memory. There isn't anyway
463 * around that I'm afraid. It means that the cost of dealing out 32GB of memory
464 * to one or more VMs is: (32GB >> GUEST_PAGE_SHIFT) * 16 bytes, or 128MBs. Or
465 * another example, the VM heap cost when assigning 1GB to a VM will be: 4MB.
466 *
467 * A couple of cost examples for the total cost per-VM + kernel.
468 * 32-bit Windows and 32-bit linux:
469 * 1GB guest ram, 256K pages: 4MB + 2MB(+) = 6MB
470 * 4GB guest ram, 1M pages: 16MB + 8MB(+) = 24MB
471 * 32GB guest ram, 8M pages: 128MB + 64MB(+) = 192MB
472 * 64-bit Windows and 64-bit linux:
473 * 1GB guest ram, 256K pages: 4MB + 3MB(+) = 7MB
474 * 4GB guest ram, 1M pages: 16MB + 12MB(+) = 28MB
475 * 32GB guest ram, 8M pages: 128MB + 96MB(+) = 224MB
476 *
477 * UPDATE - 2007-09-27:
478 * Will need a ballooned flag/state too because we cannot
479 * trust the guest 100% and reporting the same page as ballooned more
480 * than once will put the GMM off balance.
481 *
482 *
483 * @section sec_pgmPhys_Serializing Serializing Access
484 *
485 * Initially, we'll try a simple scheme:
486 *
487 * - The per-VM RAM tracking structures (PGMRAMRANGE) is only modified
488 * by the EMT thread of that VM while in the pgm critsect.
489 * - Other threads in the VM process that needs to make reliable use of
490 * the per-VM RAM tracking structures will enter the critsect.
491 * - No process external thread or kernel thread will ever try enter
492 * the pgm critical section, as that just won't work.
493 * - The idle thread (and similar threads) doesn't not need 100% reliable
494 * data when performing it tasks as the EMT thread will be the one to
495 * do the actual changes later anyway. So, as long as it only accesses
496 * the main ram range, it can do so by somehow preventing the VM from
497 * being destroyed while it works on it...
498 *
499 * - The over-commitment management, including the allocating/freeing
500 * chunks, is serialized by a ring-0 mutex lock (a fast one since the
501 * more mundane mutex implementation is broken on Linux).
502 * - A separate mutex is protecting the set of allocation chunks so
503 * that pages can be shared or/and freed up while some other VM is
504 * allocating more chunks. This mutex can be take from under the other
505 * one, but not the other way around.
506 *
507 *
508 * @section sec_pgmPhys_Request VM Request interface
509 *
510 * When in ring-0 it will become necessary to send requests to a VM so it can
511 * for instance move a page while defragmenting during VM destroy. The idle
512 * thread will make use of this interface to request VMs to setup shared
513 * pages and to perform write monitoring of pages.
514 *
515 * I would propose an interface similar to the current VMReq interface, similar
516 * in that it doesn't require locking and that the one sending the request may
517 * wait for completion if it wishes to. This shouldn't be very difficult to
518 * realize.
519 *
520 * The requests themselves are also pretty simple. They are basically:
521 * -# Check that some precondition is still true.
522 * -# Do the update.
523 * -# Update all shadow page tables involved with the page.
524 *
525 * The 3rd step is identical to what we're already doing when updating a
526 * physical handler, see pgmHandlerPhysicalSetRamFlagsAndFlushShadowPTs.
527 *
528 *
529 *
530 * @section sec_pgmPhys_MappingCaches Mapping Caches
531 *
532 * In order to be able to map in and out memory and to be able to support
533 * guest with more RAM than we've got virtual address space, we'll employing
534 * a mapping cache. Normally ring-0 and ring-3 can share the same cache,
535 * however on 32-bit darwin the ring-0 code is running in a different memory
536 * context and therefore needs a separate cache. In raw-mode context we also
537 * need a separate cache. The 32-bit darwin mapping cache and the one for
538 * raw-mode context share a lot of code, see PGMRZDYNMAP.
539 *
540 *
541 * @subsection subsec_pgmPhys_MappingCaches_R3 Ring-3
542 *
543 * We've considered implementing the ring-3 mapping cache page based but found
544 * that this was bother some when one had to take into account TLBs+SMP and
545 * portability (missing the necessary APIs on several platforms). There were
546 * also some performance concerns with this approach which hadn't quite been
547 * worked out.
548 *
549 * Instead, we'll be mapping allocation chunks into the VM process. This simplifies
550 * matters greatly quite a bit since we don't need to invent any new ring-0 stuff,
551 * only some minor RTR0MEMOBJ mapping stuff. The main concern here is that mapping
552 * compared to the previous idea is that mapping or unmapping a 1MB chunk is more
553 * costly than a single page, although how much more costly is uncertain. We'll
554 * try address this by using a very big cache, preferably bigger than the actual
555 * VM RAM size if possible. The current VM RAM sizes should give some idea for
556 * 32-bit boxes, while on 64-bit we can probably get away with employing an
557 * unlimited cache.
558 *
559 * The cache have to parts, as already indicated, the ring-3 side and the
560 * ring-0 side.
561 *
562 * The ring-0 will be tied to the page allocator since it will operate on the
563 * memory objects it contains. It will therefore require the first ring-0 mutex
564 * discussed in @ref sec_pgmPhys_Serializing. We some double house keeping wrt
565 * to who has mapped what I think, since both VMMR0.r0 and RTR0MemObj will keep
566 * track of mapping relations
567 *
568 * The ring-3 part will be protected by the pgm critsect. For simplicity, we'll
569 * require anyone that desires to do changes to the mapping cache to do that
570 * from within this critsect. Alternatively, we could employ a separate critsect
571 * for serializing changes to the mapping cache as this would reduce potential
572 * contention with other threads accessing mappings unrelated to the changes
573 * that are in process. We can see about this later, contention will show
574 * up in the statistics anyway, so it'll be simple to tell.
575 *
576 * The organization of the ring-3 part will be very much like how the allocation
577 * chunks are organized in ring-0, that is in an AVL tree by chunk id. To avoid
578 * having to walk the tree all the time, we'll have a couple of lookaside entries
579 * like in we do for I/O ports and MMIO in IOM.
580 *
581 * The simplified flow of a PGMPhysRead/Write function:
582 * -# Enter the PGM critsect.
583 * -# Lookup GCPhys in the ram ranges and get the Page ID.
584 * -# Calc the Allocation Chunk ID from the Page ID.
585 * -# Check the lookaside entries and then the AVL tree for the Chunk ID.
586 * If not found in cache:
587 * -# Call ring-0 and request it to be mapped and supply
588 * a chunk to be unmapped if the cache is maxed out already.
589 * -# Insert the new mapping into the AVL tree (id + R3 address).
590 * -# Update the relevant lookaside entry and return the mapping address.
591 * -# Do the read/write according to monitoring flags and everything.
592 * -# Leave the critsect.
593 *
594 *
595 * @section sec_pgmPhys_Changes Changes
596 *
597 * Breakdown of the changes involved?
598 */
599
600
601/*********************************************************************************************************************************
602* Header Files *
603*********************************************************************************************************************************/
604#define LOG_GROUP LOG_GROUP_PGM
605#define VBOX_WITHOUT_PAGING_BIT_FIELDS /* 64-bit bitfields are just asking for trouble. See @bugref{9841} and others. */
606#include <VBox/vmm/dbgf.h>
607#include <VBox/vmm/pgm.h>
608#include <VBox/vmm/cpum.h>
609#include <VBox/vmm/iom.h>
610#include <VBox/sup.h>
611#include <VBox/vmm/mm.h>
612#include <VBox/vmm/em.h>
613#include <VBox/vmm/stam.h>
614#include <VBox/vmm/selm.h>
615#include <VBox/vmm/ssm.h>
616#include <VBox/vmm/hm.h>
617#include "PGMInternal.h"
618#include <VBox/vmm/vmcc.h>
619#include <VBox/vmm/uvm.h>
620#include "PGMInline.h"
621
622#include <VBox/dbg.h>
623#include <VBox/param.h>
624#include <VBox/err.h>
625
626#include <iprt/asm.h>
627#if defined(RT_ARCH_AMD64) || defined(RT_ARCH_X86)
628# include <iprt/asm-amd64-x86.h>
629#endif
630#include <iprt/assert.h>
631#include <iprt/env.h>
632#include <iprt/file.h>
633#include <iprt/mem.h>
634#include <iprt/rand.h>
635#include <iprt/string.h>
636#include <iprt/thread.h>
637#ifdef RT_OS_LINUX
638# include <iprt/linux/sysfs.h>
639#endif
640
641
642/*********************************************************************************************************************************
643* Structures and Typedefs *
644*********************************************************************************************************************************/
645/**
646 * Argument package for pgmR3RElocatePhysHnadler, pgmR3RelocateVirtHandler and
647 * pgmR3RelocateHyperVirtHandler.
648 */
649typedef struct PGMRELOCHANDLERARGS
650{
651 RTGCINTPTR offDelta;
652 PVM pVM;
653} PGMRELOCHANDLERARGS;
654/** Pointer to a page access handlere relocation argument package. */
655typedef PGMRELOCHANDLERARGS const *PCPGMRELOCHANDLERARGS;
656
657
658/*********************************************************************************************************************************
659* Internal Functions *
660*********************************************************************************************************************************/
661#ifdef VBOX_VMM_TARGET_X86
662static int pgmR3InitPaging(PVM pVM);
663#endif
664static int pgmR3InitStats(PVM pVM);
665static DECLCALLBACK(void) pgmR3PhysInfo(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs);
666#ifdef VBOX_VMM_TARGET_X86
667static DECLCALLBACK(void) pgmR3InfoMode(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs);
668static DECLCALLBACK(void) pgmR3InfoCr3(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs);
669#endif
670#ifdef VBOX_STRICT
671static FNVMATSTATE pgmR3ResetNoMorePhysWritesFlag;
672#endif
673
674#ifdef VBOX_WITH_DEBUGGER
675# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
676static FNDBGCCMD pgmR3CmdError;
677static FNDBGCCMD pgmR3CmdSync;
678static FNDBGCCMD pgmR3CmdSyncAlways;
679# ifdef VBOX_STRICT
680static FNDBGCCMD pgmR3CmdAssertCR3;
681# endif
682# endif /* !VBOX_WITH_ONLY_PGM_NEM_MODE */
683static FNDBGCCMD pgmR3CmdPhysToFile;
684#endif
685
686
687/*********************************************************************************************************************************
688* Global Variables *
689*********************************************************************************************************************************/
690#ifdef VBOX_WITH_DEBUGGER
691# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
692/** Argument descriptors for '.pgmerror' and '.pgmerroroff'. */
693static const DBGCVARDESC g_aPgmErrorArgs[] =
694{
695 /* cTimesMin, cTimesMax, enmCategory, fFlags, pszName, pszDescription */
696 { 0, 1, DBGCVAR_CAT_STRING, 0, "where", "Error injection location." },
697};
698# endif
699
700static const DBGCVARDESC g_aPgmPhysToFileArgs[] =
701{
702 /* cTimesMin, cTimesMax, enmCategory, fFlags, pszName, pszDescription */
703 { 1, 1, DBGCVAR_CAT_STRING, 0, "file", "The file name." },
704 { 0, 1, DBGCVAR_CAT_STRING, 0, "nozero", "If present, zero pages are skipped." },
705};
706
707/** Command descriptors. */
708static const DBGCCMD g_aCmds[] =
709{
710 /* pszCmd, cArgsMin, cArgsMax, paArgDesc, cArgDescs, fFlags, pfnHandler pszSyntax, ....pszDescription */
711# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
712 { "pgmsync", 0, 0, NULL, 0, 0, pgmR3CmdSync, "", "Sync the CR3 page." },
713 { "pgmerror", 0, 1, &g_aPgmErrorArgs[0], 1, 0, pgmR3CmdError, "", "Enables inject runtime of errors into parts of PGM." },
714 { "pgmerroroff", 0, 1, &g_aPgmErrorArgs[0], 1, 0, pgmR3CmdError, "", "Disables inject runtime errors into parts of PGM." },
715# ifdef VBOX_STRICT
716 { "pgmassertcr3", 0, 0, NULL, 0, 0, pgmR3CmdAssertCR3, "", "Check the shadow CR3 mapping." },
717# ifdef VBOX_WITH_PAGE_SHARING
718 { "pgmcheckduppages", 0, 0, NULL, 0, 0, pgmR3CmdCheckDuplicatePages, "", "Check for duplicate pages in all running VMs." },
719 { "pgmsharedmodules", 0, 0, NULL, 0, 0, pgmR3CmdShowSharedModules, "", "Print shared modules info." },
720# endif
721# endif
722 { "pgmsyncalways", 0, 0, NULL, 0, 0, pgmR3CmdSyncAlways, "", "Toggle permanent CR3 syncing." },
723# endif /* !VBOX_WITH_ONLY_PGM_NEM_MODE */
724 { "pgmphystofile", 1, 2, &g_aPgmPhysToFileArgs[0], 2, 0, pgmR3CmdPhysToFile, "", "Save the physical memory to file." },
725};
726#endif
727
728#ifdef VBOX_WITH_PGM_NEM_MODE
729
730/**
731 * Interface that NEM uses to switch PGM into simplified memory managment mode.
732 *
733 * This call occurs before PGMR3Init.
734 *
735 * @param pVM The cross context VM structure.
736 */
737VMMR3_INT_DECL(void) PGMR3EnableNemMode(PVM pVM)
738{
739 AssertFatal(!PDMCritSectIsInitialized(&pVM->pgm.s.CritSectX));
740# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
741 if (!pVM->pgm.s.fNemMode)
742 {
743 LogRel(("PGM: Enabling NEM mode\n"));
744 pVM->pgm.s.fNemMode = true;
745 }
746# endif
747}
748
749
750/**
751 * Checks whether the simplificed memory management mode for NEM is enabled.
752 *
753 * @returns true if enabled, false if not.
754 * @param pVM The cross context VM structure.
755 */
756VMMR3_INT_DECL(bool) PGMR3IsNemModeEnabled(PVM pVM)
757{
758 RT_NOREF(pVM);
759 return PGM_IS_IN_NEM_MODE(pVM);
760}
761
762#endif /* VBOX_WITH_PGM_NEM_MODE */
763
764/**
765 * Initiates the paging of VM.
766 *
767 * @returns VBox status code.
768 * @param pVM The cross context VM structure.
769 */
770VMMR3DECL(int) PGMR3Init(PVM pVM)
771{
772 LogFlow(("PGMR3Init:\n"));
773 PCFGMNODE pCfgPGM = CFGMR3GetChild(CFGMR3GetRoot(pVM), "/PGM");
774 int rc;
775
776 /*
777 * Assert alignment and sizes.
778 */
779 AssertCompile(sizeof(pVM->pgm.s) <= sizeof(pVM->pgm.padding));
780 AssertCompile(sizeof(pVM->apCpusR3[0]->pgm.s) <= sizeof(pVM->apCpusR3[0]->pgm.padding));
781 AssertCompileMemberAlignment(PGM, CritSectX, sizeof(uintptr_t));
782
783 /*
784 * If we're in driveless mode we have to use the simplified memory mode.
785 */
786 bool const fDriverless = SUPR3IsDriverless();
787 if (fDriverless)
788 {
789#ifdef VBOX_WITH_PGM_NEM_MODE
790# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
791 if (!PGM_IS_IN_NEM_MODE(pVM))
792 {
793 LogRel(("PGM: Enabling NEM mode (driverless)\n"));
794 pVM->pgm.s.fNemMode = true;
795 }
796# endif
797#else
798 return VMR3SetError(pVM->pUVM, VERR_SUP_DRIVERLESS, RT_SRC_POS,
799 "Driverless requires that VBox is built with VBOX_WITH_PGM_NEM_MODE defined");
800#endif
801 }
802
803 /*
804 * Init the structure.
805 */
806 /*pVM->pgm.s.fRestoreRomPagesAtReset = false;*/
807
808 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.aHandyPages); i++)
809 {
810 pVM->pgm.s.aHandyPages[i].HCPhysGCPhys = NIL_GMMPAGEDESC_PHYS;
811 pVM->pgm.s.aHandyPages[i].fZeroed = false;
812 pVM->pgm.s.aHandyPages[i].idPage = NIL_GMM_PAGEID;
813 pVM->pgm.s.aHandyPages[i].idSharedPage = NIL_GMM_PAGEID;
814 }
815
816 for (unsigned i = 0; i < RT_ELEMENTS(pVM->pgm.s.aLargeHandyPage); i++)
817 {
818 pVM->pgm.s.aLargeHandyPage[i].HCPhysGCPhys = NIL_GMMPAGEDESC_PHYS;
819 pVM->pgm.s.aLargeHandyPage[i].fZeroed = false;
820 pVM->pgm.s.aLargeHandyPage[i].idPage = NIL_GMM_PAGEID;
821 pVM->pgm.s.aLargeHandyPage[i].idSharedPage = NIL_GMM_PAGEID;
822 }
823
824 AssertReleaseReturn(pVM->pgm.s.cPhysHandlerTypes == 0, VERR_WRONG_ORDER);
825 for (size_t i = 0; i < RT_ELEMENTS(pVM->pgm.s.aPhysHandlerTypes); i++)
826 {
827#if defined(VBOX_WITH_R0_MODULES) && !defined(VBOX_WITH_MINIMAL_R0)
828 if (fDriverless)
829#endif
830 pVM->pgm.s.aPhysHandlerTypes[i].hType = i | (RTRandU64() & ~(uint64_t)PGMPHYSHANDLERTYPE_IDX_MASK);
831 pVM->pgm.s.aPhysHandlerTypes[i].enmKind = PGMPHYSHANDLERKIND_INVALID;
832 pVM->pgm.s.aPhysHandlerTypes[i].pfnHandler = pgmR3HandlerPhysicalHandlerInvalid;
833 }
834
835 /* Init the per-CPU part. */
836 for (VMCPUID idCpu = 0; idCpu < pVM->cCpus; idCpu++)
837 {
838 PVMCPU pVCpu = pVM->apCpusR3[idCpu];
839 PPGMCPU pPGM = &pVCpu->pgm.s;
840
841#ifdef VBOX_VMM_TARGET_X86
842 pPGM->enmShadowMode = PGMMODE_INVALID;
843 pPGM->enmGuestMode = PGMMODE_INVALID;
844 pPGM->enmGuestSlatMode = PGMSLAT_INVALID;
845 pPGM->idxGuestModeData = UINT8_MAX;
846 pPGM->idxShadowModeData = UINT8_MAX;
847 pPGM->idxBothModeData = UINT8_MAX;
848
849 pPGM->GCPhysCR3 = NIL_RTGCPHYS;
850 pPGM->GCPhysNstGstCR3 = NIL_RTGCPHYS;
851 pPGM->GCPhysPaeCR3 = NIL_RTGCPHYS;
852
853 pPGM->pGst32BitPdR3 = NULL;
854 pPGM->pGstPaePdptR3 = NULL;
855 pPGM->pGstAmd64Pml4R3 = NULL;
856 pPGM->pGst32BitPdR0 = NIL_RTR0PTR;
857 pPGM->pGstPaePdptR0 = NIL_RTR0PTR;
858 pPGM->pGstAmd64Pml4R0 = NIL_RTR0PTR;
859# ifdef VBOX_WITH_NESTED_HWVIRT_VMX_EPT
860 pPGM->pGstEptPml4R3 = NULL;
861 pPGM->pGstEptPml4R0 = NIL_RTR0PTR;
862 pPGM->uEptPtr = 0;
863# endif
864 for (unsigned i = 0; i < RT_ELEMENTS(pVCpu->pgm.s.apGstPaePDsR3); i++)
865 {
866 pPGM->apGstPaePDsR3[i] = NULL;
867 pPGM->apGstPaePDsR0[i] = NIL_RTR0PTR;
868 pPGM->aGCPhysGstPaePDs[i] = NIL_RTGCPHYS;
869 }
870
871 pPGM->fA20Enabled = true;
872 pPGM->GCPhysA20Mask = ~((RTGCPHYS)!pPGM->fA20Enabled << 20);
873
874#elif defined(VBOX_VMM_TARGET_ARMV8)
875 /* Poison the cached register values to force an initial change. */
876 for (uint8_t idxEl = 0; idxEl < RT_ELEMENTS(pPGM->au64RegSctlrEl); idxEl++)
877 {
878 pPGM->au64RegSctlrEl[idxEl] = UINT64_MAX;
879 pPGM->au64RegTcrEl[idxEl] = UINT64_MAX;
880 pPGM->aenmGuestMode[idxEl] = PGMMODE_INVALID;
881 }
882#else
883# error "port me"
884#endif
885 }
886
887#ifdef VBOX_VMM_TARGET_X86
888 pVM->pgm.s.enmHostMode = SUPPAGINGMODE_INVALID;
889 pVM->pgm.s.GCPhys4MBPSEMask = RT_BIT_64(32) - 1; /* default; checked later */
890#endif
891
892 /*
893 * RAM pre alloc
894 */
895 rc = CFGMR3QueryBoolDef(CFGMR3GetRoot(pVM), "RamPreAlloc", &pVM->pgm.s.fRamPreAlloc,
896#ifdef VBOX_WITH_PREALLOC_RAM_BY_DEFAULT
897 true
898#else
899 false
900#endif
901 );
902 AssertLogRelRCReturn(rc, rc);
903
904 /*
905 * RAM Mapping
906 */
907#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
908# if HC_ARCH_BITS == 32
909# ifdef RT_OS_DARWIN
910 rc = CFGMR3QueryU32Def(pCfgPGM, "MaxRing3Chunks", &pVM->pgm.s.ChunkR3Map.cMax, _1G / GMM_CHUNK_SIZE * 3);
911# else
912 rc = CFGMR3QueryU32Def(pCfgPGM, "MaxRing3Chunks", &pVM->pgm.s.ChunkR3Map.cMax, _1G / GMM_CHUNK_SIZE);
913# endif
914# else
915 rc = CFGMR3QueryU32Def(pCfgPGM, "MaxRing3Chunks", &pVM->pgm.s.ChunkR3Map.cMax, UINT32_MAX);
916# endif
917 AssertLogRelRCReturn(rc, rc);
918 for (uint32_t i = 0; i < RT_ELEMENTS(pVM->pgm.s.ChunkR3Map.Tlb.aEntries); i++)
919 pVM->pgm.s.ChunkR3Map.Tlb.aEntries[i].idChunk = NIL_GMM_CHUNKID;
920#endif
921
922 /*
923 * Get the configured RAM size - to estimate saved state size.
924 */
925 uint64_t cbRam;
926 rc = CFGMR3QueryU64(CFGMR3GetRoot(pVM), "RamSize", &cbRam);
927 if (rc == VERR_CFGM_VALUE_NOT_FOUND)
928 cbRam = 0;
929 else if (RT_SUCCESS(rc))
930 {
931 if (cbRam < GUEST_PAGE_SIZE)
932 cbRam = 0;
933 cbRam = RT_ALIGN_64(cbRam, GUEST_PAGE_SIZE);
934 }
935 else
936 {
937 AssertMsgFailed(("Configuration error: Failed to query integer \"RamSize\", rc=%Rrc.\n", rc));
938 return rc;
939 }
940
941 /*
942 * Check for PCI pass-through and other configurables.
943 */
944#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
945 rc = CFGMR3QueryBoolDef(pCfgPGM, "PciPassThrough", &pVM->pgm.s.fPciPassthrough, false);
946 AssertMsgRCReturn(rc, ("Configuration error: Failed to query integer \"PciPassThrough\", rc=%Rrc.\n", rc), rc);
947 AssertLogRelReturn(!pVM->pgm.s.fPciPassthrough || pVM->pgm.s.fRamPreAlloc, VERR_INVALID_PARAMETER);
948#endif
949
950#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
951 rc = CFGMR3QueryBoolDef(CFGMR3GetRoot(pVM), "PageFusionAllowed", &pVM->pgm.s.fPageFusionAllowed, false);
952 AssertLogRelRCReturn(rc, rc);
953#endif
954
955 /** @cfgm{/PGM/ZeroRamPagesOnReset, boolean, true}
956 * Whether to clear RAM pages on (hard) reset. */
957 rc = CFGMR3QueryBoolDef(pCfgPGM, "ZeroRamPagesOnReset", &pVM->pgm.s.fZeroRamPagesOnReset, true);
958 AssertLogRelRCReturn(rc, rc);
959
960 /*
961 * Register callbacks, string formatters and the saved state data unit.
962 */
963#ifdef VBOX_STRICT
964 VMR3AtStateRegister(pVM->pUVM, pgmR3ResetNoMorePhysWritesFlag, NULL);
965#endif
966 PGMRegisterStringFormatTypes();
967
968 rc = pgmR3InitSavedState(pVM, cbRam);
969 if (RT_FAILURE(rc))
970 return rc;
971
972 /*
973 * Initialize the PGM critical section and flush the phys TLBs
974 */
975 rc = PDMR3CritSectInit(pVM, &pVM->pgm.s.CritSectX, RT_SRC_POS, "PGM");
976 AssertRCReturn(rc, rc);
977
978#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
979 pgmR3PhysChunkInvalidateTLB(pVM, false /*fInRendezvous*/); /* includes pgmPhysInvalidatePageMapTLB call */
980#endif
981
982 /*
983 * For the time being we sport a full set of handy pages in addition to the base
984 * memory to simplify things.
985 */
986 rc = MMR3ReserveHandyPages(pVM, RT_ELEMENTS(pVM->pgm.s.aHandyPages)); /** @todo this should be changed to PGM_HANDY_PAGES_MIN but this needs proper testing... */
987 AssertRCReturn(rc, rc);
988
989#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
990 /*
991 * Setup the zero page (HCPHysZeroPg is set by ring-0).
992 */
993 RT_ZERO(pVM->pgm.s.abZeroPg); /* paranoia */
994 if (fDriverless)
995 pVM->pgm.s.HCPhysZeroPg = _4G - GUEST_PAGE_SIZE * 2 /* fake to avoid PGM_PAGE_INIT_ZERO assertion */;
996 AssertRelease(pVM->pgm.s.HCPhysZeroPg != NIL_RTHCPHYS);
997 AssertRelease(pVM->pgm.s.HCPhysZeroPg != 0);
998 Log(("HCPhysZeroPg=%RHp abZeroPg=%p\n", pVM->pgm.s.HCPhysZeroPg, pVM->pgm.s.abZeroPg));
999
1000 /*
1001 * Setup the invalid MMIO page (HCPhysMmioPg is set by ring-0).
1002 * (The invalid bits in HCPhysInvMmioPg are set later on init complete.)
1003 */
1004 ASMMemFill32(pVM->pgm.s.abMmioPg, sizeof(pVM->pgm.s.abMmioPg), 0xfeedface);
1005 if (fDriverless)
1006 pVM->pgm.s.HCPhysMmioPg = _4G - GUEST_PAGE_SIZE * 3 /* fake to avoid PGM_PAGE_INIT_ZERO assertion */;
1007 AssertRelease(pVM->pgm.s.HCPhysMmioPg != NIL_RTHCPHYS);
1008 AssertRelease(pVM->pgm.s.HCPhysMmioPg != 0);
1009 pVM->pgm.s.HCPhysInvMmioPg = pVM->pgm.s.HCPhysMmioPg;
1010 Log(("HCPhysInvMmioPg=%RHp abMmioPg=%p\n", pVM->pgm.s.HCPhysMmioPg, pVM->pgm.s.abMmioPg));
1011#endif
1012
1013
1014 /*
1015 * Initialize physical access handlers.
1016 */
1017 /** @cfgm{/PGM/MaxPhysicalAccessHandlers, uint32_t, 32, 65536, 6144}
1018 * Number of physical access handlers allowed (subject to rounding). This is
1019 * managed as one time allocation during initializations. The default is
1020 * lower for a driverless setup. */
1021 /** @todo can lower it for nested paging too, at least when there is no
1022 * nested guest involved. */
1023 uint32_t cAccessHandlers = 0;
1024 rc = CFGMR3QueryU32Def(pCfgPGM, "MaxPhysicalAccessHandlers", &cAccessHandlers, !fDriverless ? 6144 : 640);
1025 AssertLogRelRCReturn(rc, rc);
1026 AssertLogRelMsgStmt(cAccessHandlers >= 32, ("cAccessHandlers=%#x, min 32\n", cAccessHandlers), cAccessHandlers = 32);
1027 AssertLogRelMsgStmt(cAccessHandlers <= _64K, ("cAccessHandlers=%#x, max 65536\n", cAccessHandlers), cAccessHandlers = _64K);
1028#if defined(VBOX_WITH_R0_MODULES) && !defined(VBOX_WITH_MINIMAL_R0)
1029 if (!fDriverless)
1030 {
1031 rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_PHYS_HANDLER_INIT, cAccessHandlers, NULL);
1032 AssertRCReturn(rc, rc);
1033 AssertPtr(pVM->pgm.s.pPhysHandlerTree);
1034 AssertPtr(pVM->pgm.s.PhysHandlerAllocator.m_paNodes);
1035 AssertPtr(pVM->pgm.s.PhysHandlerAllocator.m_pbmAlloc);
1036 }
1037 else
1038#endif
1039 {
1040 uint32_t cbTreeAndBitmap = 0;
1041 uint32_t const cbTotalAligned = pgmHandlerPhysicalCalcTableSizes(&cAccessHandlers, &cbTreeAndBitmap);
1042 uint8_t *pb = NULL;
1043 rc = SUPR3PageAlloc(cbTotalAligned >> HOST_PAGE_SHIFT_DYNAMIC, 0, (void **)&pb);
1044 AssertLogRelRCReturn(rc, rc);
1045
1046 pVM->pgm.s.PhysHandlerAllocator.initSlabAllocator(cAccessHandlers, (PPGMPHYSHANDLER)&pb[cbTreeAndBitmap],
1047 (uint64_t *)&pb[sizeof(PGMPHYSHANDLERTREE)]);
1048 pVM->pgm.s.pPhysHandlerTree = (PPGMPHYSHANDLERTREE)pb;
1049 pVM->pgm.s.pPhysHandlerTree->initWithAllocator(&pVM->pgm.s.PhysHandlerAllocator);
1050 }
1051
1052 /*
1053 * Register the physical access handler protecting ROMs.
1054 */
1055 if (RT_SUCCESS(rc))
1056 /** @todo why isn't pgmPhysRomWriteHandler registered for ring-0? */
1057 rc = PGMR3HandlerPhysicalTypeRegister(pVM, PGMPHYSHANDLERKIND_WRITE, 0 /*fFlags*/, pgmPhysRomWriteHandler,
1058 "ROM write protection", &pVM->pgm.s.hRomPhysHandlerType);
1059
1060 /*
1061 * Register the physical access handler doing dirty MMIO2 tracing.
1062 */
1063 if (RT_SUCCESS(rc))
1064 rc = PGMR3HandlerPhysicalTypeRegister(pVM, PGMPHYSHANDLERKIND_WRITE, PGMPHYSHANDLER_F_KEEP_PGM_LOCK,
1065 pgmPhysMmio2WriteHandler, "MMIO2 dirty page tracing",
1066 &pVM->pgm.s.hMmio2DirtyPhysHandlerType);
1067
1068#ifdef VBOX_VMM_TARGET_X86
1069 /*
1070 * Init the paging.
1071 */
1072 if (RT_SUCCESS(rc))
1073 rc = pgmR3InitPaging(pVM);
1074
1075# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1076 /*
1077 * Init the page pool.
1078 */
1079 if (RT_SUCCESS(rc))
1080 rc = pgmR3PoolInit(pVM);
1081# endif
1082
1083 if (RT_SUCCESS(rc))
1084 {
1085 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1086 {
1087 PVMCPU pVCpu = pVM->apCpusR3[i];
1088 rc = PGMHCChangeMode(pVM, pVCpu, PGMMODE_REAL, false /* fForce */);
1089 if (RT_FAILURE(rc))
1090 break;
1091 }
1092 }
1093
1094#elif defined(VBOX_VMM_TARGET_ARMV8)
1095 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1096 {
1097 PVMCPU pVCpu = pVM->apCpusR3[i];
1098
1099 /* This ASSUMES that SCTLR_ELx and TCR_ELx are reset to 0 in CPUM. */
1100 rc = PGMChangeMode(pVCpu, 1 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
1101 if (RT_FAILURE(rc))
1102 break;
1103
1104 rc = PGMChangeMode(pVCpu, 2 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
1105 if (RT_FAILURE(rc))
1106 break;
1107
1108 rc = PGMChangeMode(pVCpu, 3 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
1109 if (RT_FAILURE(rc))
1110 break;
1111 }
1112#else
1113# error "Port me"
1114#endif /* VBOX_VMM_TARGET_X86 */
1115
1116 if (RT_SUCCESS(rc))
1117 {
1118 /*
1119 * Info & statistics
1120 */
1121#ifdef VBOX_VMM_TARGET_X86
1122 DBGFR3InfoRegisterInternalEx(pVM, "mode",
1123 "Shows the current paging mode. "
1124 "Recognizes 'all', 'guest', 'shadow' and 'host' as arguments, defaulting to 'all' if nothing is given.",
1125 pgmR3InfoMode,
1126 DBGFINFO_FLAGS_ALL_EMTS);
1127 DBGFR3InfoRegisterInternal(pVM, "pgmcr3",
1128 "Dumps all the entries in the top level paging table. No arguments.",
1129 pgmR3InfoCr3);
1130#endif
1131 DBGFR3InfoRegisterInternal(pVM, "phys",
1132 "Dumps all the physical address ranges. Pass 'verbose' to get more details.",
1133 pgmR3PhysInfo);
1134 DBGFR3InfoRegisterInternal(pVM, "handlers",
1135 "Dumps physical, virtual and hyper virtual handlers. "
1136 "Pass 'phys', 'virt', 'hyper' as argument if only one kind is wanted."
1137 "Add 'nost' if the statistics are unwanted, use together with 'all' or explicit selection.",
1138 pgmR3InfoHandlers);
1139
1140 pgmR3InitStats(pVM);
1141
1142#ifdef VBOX_WITH_DEBUGGER
1143 /*
1144 * Debugger commands.
1145 */
1146 static bool s_fRegisteredCmds = false;
1147 if (!s_fRegisteredCmds)
1148 {
1149 int rc2 = DBGCRegisterCommands(&g_aCmds[0], RT_ELEMENTS(g_aCmds));
1150 if (RT_SUCCESS(rc2))
1151 s_fRegisteredCmds = true;
1152 }
1153#endif
1154
1155#ifdef RT_OS_LINUX
1156 /*
1157 * Log the /proc/sys/vm/max_map_count value on linux as that is
1158 * frequently giving us grief when too low.
1159 */
1160 int64_t cMaxMapCount = 0;
1161 int rc2 = RTLinuxSysFsReadIntFile(10, &cMaxMapCount, "/proc/sys/vm/max_map_count");
1162# ifdef VBOX_WITH_ONLY_PGM_NEM_MODE
1163 LogRel(("PGM: /proc/sys/vm/max_map_count = %RI64 (rc2=%Rrc)\n", cMaxMapCount, rc2));
1164# else
1165 int64_t const cGuessNeeded = MMR3PhysGetRamSize(pVM) / _2M + 16384 /*guesstimate*/;
1166 LogRel(("PGM: /proc/sys/vm/max_map_count = %RI64 (rc2=%Rrc); cGuessNeeded=%RI64\n", cMaxMapCount, rc2, cGuessNeeded));
1167 if (RT_SUCCESS(rc2) && cMaxMapCount < cGuessNeeded)
1168 LogRel(("PGM: WARNING!!\n"
1169 "PGM: WARNING!! Please increase /proc/sys/vm/max_map_count to at least %RI64 (or reduce the amount of RAM assigned to the VM)!\n"
1170 "PGM: WARNING!!\n", cMaxMapCount));
1171# endif
1172#endif
1173
1174 return VINF_SUCCESS;
1175 }
1176
1177 /* Almost no cleanup necessary, MM frees all memory. */
1178 PDMR3CritSectDelete(pVM, &pVM->pgm.s.CritSectX);
1179
1180 return rc;
1181}
1182
1183
1184#ifdef VBOX_VMM_TARGET_X86
1185/**
1186 * Init paging.
1187 *
1188 * Since we need to check what mode the host is operating in before we can choose
1189 * the right paging functions for the host we have to delay this until R0 has
1190 * been initialized.
1191 *
1192 * @returns VBox status code.
1193 * @param pVM The cross context VM structure.
1194 */
1195static int pgmR3InitPaging(PVM pVM)
1196{
1197 /*
1198 * Force a recalculation of modes and switcher so everyone gets notified.
1199 */
1200 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1201 {
1202 PVMCPU pVCpu = pVM->apCpusR3[i];
1203
1204 pVCpu->pgm.s.enmShadowMode = PGMMODE_INVALID;
1205 pVCpu->pgm.s.enmGuestMode = PGMMODE_INVALID;
1206 pVCpu->pgm.s.enmGuestSlatMode = PGMSLAT_INVALID;
1207 pVCpu->pgm.s.idxGuestModeData = UINT8_MAX;
1208 pVCpu->pgm.s.idxShadowModeData = UINT8_MAX;
1209 pVCpu->pgm.s.idxBothModeData = UINT8_MAX;
1210 }
1211
1212 pVM->pgm.s.enmHostMode = SUPPAGINGMODE_INVALID;
1213
1214 /*
1215 * Initialize paging workers and mode from current host mode
1216 * and the guest running in real mode.
1217 */
1218 pVM->pgm.s.enmHostMode = SUPR3GetPagingMode();
1219 switch (pVM->pgm.s.enmHostMode)
1220 {
1221 case SUPPAGINGMODE_32_BIT:
1222 case SUPPAGINGMODE_32_BIT_GLOBAL:
1223 case SUPPAGINGMODE_PAE:
1224 case SUPPAGINGMODE_PAE_GLOBAL:
1225 case SUPPAGINGMODE_PAE_NX:
1226 case SUPPAGINGMODE_PAE_GLOBAL_NX:
1227
1228 case SUPPAGINGMODE_AMD64:
1229 case SUPPAGINGMODE_AMD64_GLOBAL:
1230 case SUPPAGINGMODE_AMD64_NX:
1231 case SUPPAGINGMODE_AMD64_GLOBAL_NX:
1232 if (ARCH_BITS != 64)
1233 {
1234 AssertMsgFailed(("Host mode %d (64-bit) is not supported by non-64bit builds\n", pVM->pgm.s.enmHostMode));
1235 LogRel(("PGM: Host mode %d (64-bit) is not supported by non-64bit builds\n", pVM->pgm.s.enmHostMode));
1236 return VERR_PGM_UNSUPPORTED_HOST_PAGING_MODE;
1237 }
1238 break;
1239#if !defined(RT_ARCH_AMD64) && !defined(RT_ARCH_X86)
1240 case SUPPAGINGMODE_INVALID:
1241 pVM->pgm.s.enmHostMode = SUPPAGINGMODE_AMD64_GLOBAL_NX;
1242 break;
1243#endif
1244 default:
1245 AssertMsgFailed(("Host mode %d is not supported\n", pVM->pgm.s.enmHostMode));
1246 return VERR_PGM_UNSUPPORTED_HOST_PAGING_MODE;
1247 }
1248
1249 LogFlow(("pgmR3InitPaging: returns successfully\n"));
1250#if HC_ARCH_BITS == 64 && 0
1251 LogRel(("PGM: HCPhysInterPD=%RHp HCPhysInterPaePDPT=%RHp HCPhysInterPaePML4=%RHp\n",
1252 pVM->pgm.s.HCPhysInterPD, pVM->pgm.s.HCPhysInterPaePDPT, pVM->pgm.s.HCPhysInterPaePML4));
1253 LogRel(("PGM: apInterPTs={%RHp,%RHp} apInterPaePTs={%RHp,%RHp} apInterPaePDs={%RHp,%RHp,%RHp,%RHp} pInterPaePDPT64=%RHp\n",
1254 MMPage2Phys(pVM, pVM->pgm.s.apInterPTs[0]), MMPage2Phys(pVM, pVM->pgm.s.apInterPTs[1]),
1255 MMPage2Phys(pVM, pVM->pgm.s.apInterPaePTs[0]), MMPage2Phys(pVM, pVM->pgm.s.apInterPaePTs[1]),
1256 MMPage2Phys(pVM, pVM->pgm.s.apInterPaePDs[0]), MMPage2Phys(pVM, pVM->pgm.s.apInterPaePDs[1]), MMPage2Phys(pVM, pVM->pgm.s.apInterPaePDs[2]), MMPage2Phys(pVM, pVM->pgm.s.apInterPaePDs[3]),
1257 MMPage2Phys(pVM, pVM->pgm.s.pInterPaePDPT64)));
1258#endif
1259
1260 /*
1261 * Log the host paging mode. It may come in handy.
1262 */
1263 const char *pszHostMode;
1264 switch (pVM->pgm.s.enmHostMode)
1265 {
1266 case SUPPAGINGMODE_32_BIT: pszHostMode = "32-bit"; break;
1267 case SUPPAGINGMODE_32_BIT_GLOBAL: pszHostMode = "32-bit+PGE"; break;
1268 case SUPPAGINGMODE_PAE: pszHostMode = "PAE"; break;
1269 case SUPPAGINGMODE_PAE_GLOBAL: pszHostMode = "PAE+PGE"; break;
1270 case SUPPAGINGMODE_PAE_NX: pszHostMode = "PAE+NXE"; break;
1271 case SUPPAGINGMODE_PAE_GLOBAL_NX: pszHostMode = "PAE+PGE+NXE"; break;
1272 case SUPPAGINGMODE_AMD64: pszHostMode = "AMD64"; break;
1273 case SUPPAGINGMODE_AMD64_GLOBAL: pszHostMode = "AMD64+PGE"; break;
1274 case SUPPAGINGMODE_AMD64_NX: pszHostMode = "AMD64+NX"; break;
1275 case SUPPAGINGMODE_AMD64_GLOBAL_NX: pszHostMode = "AMD64+PGE+NX"; break;
1276 default: pszHostMode = "???"; break;
1277 }
1278 LogRel(("PGM: Host paging mode: %s\n", pszHostMode));
1279
1280 return VINF_SUCCESS;
1281}
1282#endif /* VBOX_VMM_TARGET_X86 */
1283
1284
1285/**
1286 * Init statistics
1287 * @returns VBox status code.
1288 */
1289static int pgmR3InitStats(PVM pVM)
1290{
1291 PPGM pPGM = &pVM->pgm.s;
1292 int rc;
1293
1294 /*
1295 * Release statistics.
1296 */
1297 /* Common - misc variables */
1298 STAM_REL_REG(pVM, &pPGM->cAllPages, STAMTYPE_U32, "/PGM/Page/cAllPages", STAMUNIT_COUNT, "The total number of pages.");
1299 STAM_REL_REG(pVM, &pPGM->cPrivatePages, STAMTYPE_U32, "/PGM/Page/cPrivatePages", STAMUNIT_COUNT, "The number of private pages.");
1300 STAM_REL_REG(pVM, &pPGM->cSharedPages, STAMTYPE_U32, "/PGM/Page/cSharedPages", STAMUNIT_COUNT, "The number of shared pages.");
1301 STAM_REL_REG(pVM, &pPGM->cReusedSharedPages, STAMTYPE_U32, "/PGM/Page/cReusedSharedPages", STAMUNIT_COUNT, "The number of reused shared pages.");
1302 STAM_REL_REG(pVM, &pPGM->cZeroPages, STAMTYPE_U32, "/PGM/Page/cZeroPages", STAMUNIT_COUNT, "The number of zero backed pages.");
1303 STAM_REL_REG(pVM, &pPGM->cPureMmioPages, STAMTYPE_U32, "/PGM/Page/cPureMmioPages", STAMUNIT_COUNT, "The number of pure MMIO pages.");
1304 STAM_REL_REG(pVM, &pPGM->cMonitoredPages, STAMTYPE_U32, "/PGM/Page/cMonitoredPages", STAMUNIT_COUNT, "The number of write monitored pages.");
1305 STAM_REL_REG(pVM, &pPGM->cWrittenToPages, STAMTYPE_U32, "/PGM/Page/cWrittenToPages", STAMUNIT_COUNT, "The number of previously write monitored pages that have been written to.");
1306 STAM_REL_REG(pVM, &pPGM->cWriteLockedPages, STAMTYPE_U32, "/PGM/Page/cWriteLockedPages", STAMUNIT_COUNT, "The number of write(/read) locked pages.");
1307 STAM_REL_REG(pVM, &pPGM->cReadLockedPages, STAMTYPE_U32, "/PGM/Page/cReadLockedPages", STAMUNIT_COUNT, "The number of read (only) locked pages.");
1308 STAM_REL_REG(pVM, &pPGM->cBalloonedPages, STAMTYPE_U32, "/PGM/Page/cBalloonedPages", STAMUNIT_COUNT, "The number of ballooned pages.");
1309 STAM_REL_REG(pVM, &pPGM->cHandyPages, STAMTYPE_U32, "/PGM/Page/cHandyPages", STAMUNIT_COUNT, "The number of handy pages (not included in cAllPages).");
1310 STAM_REL_REG(pVM, &pPGM->cLargePages, STAMTYPE_U32, "/PGM/Page/cLargePages", STAMUNIT_COUNT, "The number of large pages allocated (includes disabled).");
1311 STAM_REL_REG(pVM, &pPGM->cLargePagesDisabled, STAMTYPE_U32, "/PGM/Page/cLargePagesDisabled", STAMUNIT_COUNT, "The number of disabled large pages.");
1312#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1313 STAM_REL_REG(pVM, &pPGM->ChunkR3Map.c, STAMTYPE_U32, "/PGM/ChunkR3Map/c", STAMUNIT_COUNT, "Number of mapped chunks.");
1314 STAM_REL_REG(pVM, &pPGM->ChunkR3Map.cMax, STAMTYPE_U32, "/PGM/ChunkR3Map/cMax", STAMUNIT_COUNT, "Maximum number of mapped chunks.");
1315 STAM_REL_REG(pVM, &pPGM->cMappedChunks, STAMTYPE_U32, "/PGM/ChunkR3Map/Mapped", STAMUNIT_COUNT, "Number of times we mapped a chunk.");
1316 STAM_REL_REG(pVM, &pPGM->cUnmappedChunks, STAMTYPE_U32, "/PGM/ChunkR3Map/Unmapped", STAMUNIT_COUNT, "Number of times we unmapped a chunk.");
1317#endif
1318
1319 STAM_REL_REG(pVM, &pPGM->StatLargePageReused, STAMTYPE_COUNTER, "/PGM/LargePage/Reused", STAMUNIT_OCCURENCES, "The number of times we've reused a large page.");
1320 STAM_REL_REG(pVM, &pPGM->StatLargePageRefused, STAMTYPE_COUNTER, "/PGM/LargePage/Refused", STAMUNIT_OCCURENCES, "The number of times we couldn't use a large page.");
1321 STAM_REL_REG(pVM, &pPGM->StatLargePageRecheck, STAMTYPE_COUNTER, "/PGM/LargePage/Recheck", STAMUNIT_OCCURENCES, "The number of times we've rechecked a disabled large page.");
1322
1323 STAM_REL_REG(pVM, &pPGM->StatShModCheck, STAMTYPE_PROFILE, "/PGM/ShMod/Check", STAMUNIT_TICKS_PER_CALL, "Profiles the shared module checking.");
1324 STAM_REL_REG(pVM, &pPGM->StatMmio2QueryAndResetDirtyBitmap, STAMTYPE_PROFILE, "/PGM/Mmio2QueryAndResetDirtyBitmap", STAMUNIT_TICKS_PER_CALL, "Profiles calls to PGMR3PhysMmio2QueryAndResetDirtyBitmap (sans locking).");
1325
1326 /* Live save */
1327 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.fActive, STAMTYPE_U8, "/PGM/LiveSave/fActive", STAMUNIT_COUNT, "Active or not.");
1328 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.cIgnoredPages, STAMTYPE_U32, "/PGM/LiveSave/cIgnoredPages", STAMUNIT_COUNT, "The number of ignored pages in the RAM ranges (i.e. MMIO, MMIO2 and ROM).");
1329 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.cDirtyPagesLong, STAMTYPE_U32, "/PGM/LiveSave/cDirtyPagesLong", STAMUNIT_COUNT, "Longer term dirty page average.");
1330 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.cDirtyPagesShort, STAMTYPE_U32, "/PGM/LiveSave/cDirtyPagesShort", STAMUNIT_COUNT, "Short term dirty page average.");
1331 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.cPagesPerSecond, STAMTYPE_U32, "/PGM/LiveSave/cPagesPerSecond", STAMUNIT_COUNT, "Pages per second.");
1332 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.cSavedPages, STAMTYPE_U64, "/PGM/LiveSave/cSavedPages", STAMUNIT_COUNT, "The total number of saved pages.");
1333 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Ram.cReadyPages, STAMTYPE_U32, "/PGM/LiveSave/Ram/cReadPages", STAMUNIT_COUNT, "RAM: Ready pages.");
1334 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Ram.cDirtyPages, STAMTYPE_U32, "/PGM/LiveSave/Ram/cDirtyPages", STAMUNIT_COUNT, "RAM: Dirty pages.");
1335 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Ram.cZeroPages, STAMTYPE_U32, "/PGM/LiveSave/Ram/cZeroPages", STAMUNIT_COUNT, "RAM: Ready zero pages.");
1336 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Ram.cMonitoredPages, STAMTYPE_U32, "/PGM/LiveSave/Ram/cMonitoredPages", STAMUNIT_COUNT, "RAM: Write monitored pages.");
1337 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Rom.cReadyPages, STAMTYPE_U32, "/PGM/LiveSave/Rom/cReadPages", STAMUNIT_COUNT, "ROM: Ready pages.");
1338 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Rom.cDirtyPages, STAMTYPE_U32, "/PGM/LiveSave/Rom/cDirtyPages", STAMUNIT_COUNT, "ROM: Dirty pages.");
1339 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Rom.cZeroPages, STAMTYPE_U32, "/PGM/LiveSave/Rom/cZeroPages", STAMUNIT_COUNT, "ROM: Ready zero pages.");
1340 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Rom.cMonitoredPages, STAMTYPE_U32, "/PGM/LiveSave/Rom/cMonitoredPages", STAMUNIT_COUNT, "ROM: Write monitored pages.");
1341 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Mmio2.cReadyPages, STAMTYPE_U32, "/PGM/LiveSave/Mmio2/cReadPages", STAMUNIT_COUNT, "MMIO2: Ready pages.");
1342 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Mmio2.cDirtyPages, STAMTYPE_U32, "/PGM/LiveSave/Mmio2/cDirtyPages", STAMUNIT_COUNT, "MMIO2: Dirty pages.");
1343 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Mmio2.cZeroPages, STAMTYPE_U32, "/PGM/LiveSave/Mmio2/cZeroPages", STAMUNIT_COUNT, "MMIO2: Ready zero pages.");
1344 STAM_REL_REG_USED(pVM, &pPGM->LiveSave.Mmio2.cMonitoredPages,STAMTYPE_U32, "/PGM/LiveSave/Mmio2/cMonitoredPages",STAMUNIT_COUNT, "MMIO2: Write monitored pages.");
1345
1346#define PGM_REG_COUNTER(a, b, c) \
1347 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b); \
1348 AssertRC(rc);
1349
1350#define PGM_REG_U64(a, b, c) \
1351 rc = STAMR3RegisterF(pVM, a, STAMTYPE_U64, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b); \
1352 AssertRC(rc);
1353
1354#define PGM_REG_U64_RESET(a, b, c) \
1355 rc = STAMR3RegisterF(pVM, a, STAMTYPE_U64_RESET, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b); \
1356 AssertRC(rc);
1357
1358#define PGM_REG_U32(a, b, c) \
1359 rc = STAMR3RegisterF(pVM, a, STAMTYPE_U32, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b); \
1360 AssertRC(rc);
1361
1362#define PGM_REG_COUNTER_BYTES(a, b, c) \
1363 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_BYTES, c, b); \
1364 AssertRC(rc);
1365
1366#define PGM_REG_PROFILE(a, b, c) \
1367 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b); \
1368 AssertRC(rc);
1369#define PGM_REG_PROFILE_NS(a, b, c) \
1370 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE, STAMVISIBILITY_ALWAYS, STAMUNIT_NS_PER_CALL, c, b); \
1371 AssertRC(rc);
1372
1373#ifdef VBOX_WITH_STATISTICS
1374 PGMSTATS *pStats = &pPGM->Stats;
1375#endif
1376
1377#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1378 PGM_REG_PROFILE_NS(&pPGM->StatLargePageAlloc, "/PGM/LargePage/Alloc", "Time spent by the host OS for large page allocation.");
1379 PGM_REG_COUNTER(&pPGM->StatLargePageAllocFailed, "/PGM/LargePage/AllocFailed", "Number of allocation failures.");
1380 PGM_REG_COUNTER(&pPGM->StatLargePageOverflow, "/PGM/LargePage/Overflow", "The number of times allocating a large page took too long.");
1381 PGM_REG_COUNTER(&pPGM->StatLargePageTlbFlush, "/PGM/LargePage/TlbFlush", "The number of times a full VCPU TLB flush was required after a large allocation.");
1382 PGM_REG_COUNTER(&pPGM->StatLargePageZeroEvict, "/PGM/LargePage/ZeroEvict", "The number of zero page mappings we had to evict when allocating a large page.");
1383#endif
1384#ifdef VBOX_WITH_STATISTICS
1385# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1386 PGM_REG_PROFILE(&pStats->StatLargePageAlloc2, "/PGM/LargePage/Alloc2", "Time spent allocating large pages.");
1387 PGM_REG_PROFILE(&pStats->StatLargePageSetup, "/PGM/LargePage/Setup", "Time spent setting up the newly allocated large pages.");
1388 PGM_REG_PROFILE(&pStats->StatR3IsValidLargePage, "/PGM/LargePage/IsValidR3", "pgmPhysIsValidLargePage profiling - R3.");
1389 PGM_REG_PROFILE(&pStats->StatRZIsValidLargePage, "/PGM/LargePage/IsValidRZ", "pgmPhysIsValidLargePage profiling - RZ.");
1390
1391 PGM_REG_COUNTER(&pStats->StatR3DetectedConflicts, "/PGM/R3/DetectedConflicts", "The number of times PGMR3CheckMappingConflicts() detected a conflict.");
1392 PGM_REG_PROFILE(&pStats->StatR3ResolveConflict, "/PGM/R3/ResolveConflict", "pgmR3SyncPTResolveConflict() profiling (includes the entire relocation).");
1393# endif
1394 PGM_REG_COUNTER(&pStats->StatR3PhysRead, "/PGM/R3/Phys/Read", "The number of times PGMPhysRead was called.");
1395 PGM_REG_COUNTER_BYTES(&pStats->StatR3PhysReadBytes, "/PGM/R3/Phys/Read/Bytes", "The number of bytes read by PGMPhysRead.");
1396 PGM_REG_COUNTER(&pStats->StatR3PhysWrite, "/PGM/R3/Phys/Write", "The number of times PGMPhysWrite was called.");
1397 PGM_REG_COUNTER_BYTES(&pStats->StatR3PhysWriteBytes, "/PGM/R3/Phys/Write/Bytes", "The number of bytes written by PGMPhysWrite.");
1398 PGM_REG_COUNTER(&pStats->StatR3PhysSimpleRead, "/PGM/R3/Phys/Simple/Read", "The number of times PGMPhysSimpleReadGCPtr was called.");
1399 PGM_REG_COUNTER_BYTES(&pStats->StatR3PhysSimpleReadBytes, "/PGM/R3/Phys/Simple/Read/Bytes", "The number of bytes read by PGMPhysSimpleReadGCPtr.");
1400 PGM_REG_COUNTER(&pStats->StatR3PhysSimpleWrite, "/PGM/R3/Phys/Simple/Write", "The number of times PGMPhysSimpleWriteGCPtr was called.");
1401 PGM_REG_COUNTER_BYTES(&pStats->StatR3PhysSimpleWriteBytes, "/PGM/R3/Phys/Simple/Write/Bytes", "The number of bytes written by PGMPhysSimpleWriteGCPtr.");
1402
1403# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1404 PGM_REG_COUNTER(&pStats->StatRZChunkR3MapTlbHits, "/PGM/ChunkR3Map/TlbHitsRZ", "TLB hits.");
1405 PGM_REG_COUNTER(&pStats->StatRZChunkR3MapTlbMisses, "/PGM/ChunkR3Map/TlbMissesRZ", "TLB misses.");
1406 PGM_REG_PROFILE(&pStats->StatChunkAging, "/PGM/ChunkR3Map/Map/Aging", "Chunk aging profiling.");
1407 PGM_REG_PROFILE(&pStats->StatChunkFindCandidate, "/PGM/ChunkR3Map/Map/Find", "Chunk unmap find profiling.");
1408 PGM_REG_PROFILE(&pStats->StatChunkUnmap, "/PGM/ChunkR3Map/Map/Unmap", "Chunk unmap of address space profiling.");
1409 PGM_REG_PROFILE(&pStats->StatChunkMap, "/PGM/ChunkR3Map/Map/Map", "Chunk map of address space profiling.");
1410
1411 PGM_REG_COUNTER(&pStats->StatRZPageMapTlbHits, "/PGM/RZ/Page/MapTlbHits", "TLB hits.");
1412 PGM_REG_COUNTER(&pStats->StatRZPageMapTlbMisses, "/PGM/RZ/Page/MapTlbMisses", "TLB misses.");
1413 PGM_REG_COUNTER(&pStats->StatR3ChunkR3MapTlbHits, "/PGM/ChunkR3Map/TlbHitsR3", "TLB hits.");
1414 PGM_REG_COUNTER(&pStats->StatR3ChunkR3MapTlbMisses, "/PGM/ChunkR3Map/TlbMissesR3", "TLB misses.");
1415 PGM_REG_COUNTER(&pStats->StatR3PageMapTlbHits, "/PGM/R3/Page/MapTlbHits", "TLB hits.");
1416 PGM_REG_COUNTER(&pStats->StatR3PageMapTlbMisses, "/PGM/R3/Page/MapTlbMisses", "TLB misses.");
1417 PGM_REG_COUNTER(&pStats->StatPageMapTlbFlushes, "/PGM/R3/Page/MapTlbFlushes", "TLB flushes (all contexts).");
1418 PGM_REG_COUNTER(&pStats->StatPageMapTlbFlushEntry, "/PGM/R3/Page/MapTlbFlushEntry", "TLB entry flushes (all contexts).");
1419# endif
1420
1421 PGM_REG_COUNTER(&pStats->StatRZRamRangeTlbHits, "/PGM/RZ/RamRange/TlbHits", "TLB hits.");
1422 PGM_REG_COUNTER(&pStats->StatRZRamRangeTlbMisses, "/PGM/RZ/RamRange/TlbMisses", "TLB misses.");
1423 PGM_REG_COUNTER(&pStats->StatR3RamRangeTlbHits, "/PGM/R3/RamRange/TlbHits", "TLB hits.");
1424 PGM_REG_COUNTER(&pStats->StatR3RamRangeTlbMisses, "/PGM/R3/RamRange/TlbMisses", "TLB misses.");
1425
1426 PGM_REG_COUNTER(&pStats->StatRZPhysHandlerReset, "/PGM/RZ/PhysHandlerReset", "The number of times PGMHandlerPhysicalReset is called.");
1427 PGM_REG_COUNTER(&pStats->StatR3PhysHandlerReset, "/PGM/R3/PhysHandlerReset", "The number of times PGMHandlerPhysicalReset is called.");
1428 PGM_REG_COUNTER(&pStats->StatRZPhysHandlerLookupHits, "/PGM/RZ/PhysHandlerLookupHits", "The number of cache hits when looking up physical handlers.");
1429 PGM_REG_COUNTER(&pStats->StatR3PhysHandlerLookupHits, "/PGM/R3/PhysHandlerLookupHits", "The number of cache hits when looking up physical handlers.");
1430 PGM_REG_COUNTER(&pStats->StatRZPhysHandlerLookupMisses, "/PGM/RZ/PhysHandlerLookupMisses", "The number of cache misses when looking up physical handlers.");
1431 PGM_REG_COUNTER(&pStats->StatR3PhysHandlerLookupMisses, "/PGM/R3/PhysHandlerLookupMisses", "The number of cache misses when looking up physical handlers.");
1432#endif /* VBOX_WITH_STATISTICS */
1433 PPGMPHYSHANDLERTREE pPhysHndlTree = pVM->pgm.s.pPhysHandlerTree;
1434 PGM_REG_U32(&pPhysHndlTree->m_cErrors, "/PGM/PhysHandlerTree/ErrorsTree", "Physical access handler tree errors.");
1435 PGM_REG_U32(&pVM->pgm.s.PhysHandlerAllocator.m_cErrors, "/PGM/PhysHandlerTree/ErrorsAllocatorR3", "Physical access handler tree allocator errors (ring-3 only).");
1436 PGM_REG_U64_RESET(&pPhysHndlTree->m_cInserts, "/PGM/PhysHandlerTree/Inserts", "Physical access handler tree inserts.");
1437 PGM_REG_U32(&pVM->pgm.s.PhysHandlerAllocator.m_cNodes, "/PGM/PhysHandlerTree/MaxHandlers", "Max physical access handlers.");
1438 PGM_REG_U64_RESET(&pPhysHndlTree->m_cRemovals, "/PGM/PhysHandlerTree/Removals", "Physical access handler tree removals.");
1439 PGM_REG_U64_RESET(&pPhysHndlTree->m_cRebalancingOperations, "/PGM/PhysHandlerTree/RebalancingOperations", "Physical access handler tree rebalancing transformations.");
1440
1441#ifdef VBOX_WITH_STATISTICS
1442 PGM_REG_COUNTER(&pStats->StatRZPageReplaceShared, "/PGM/RZ/Page/ReplacedShared", "Times a shared page was replaced.");
1443 PGM_REG_COUNTER(&pStats->StatRZPageReplaceZero, "/PGM/RZ/Page/ReplacedZero", "Times the zero page was replaced.");
1444/// @todo PGM_REG_COUNTER(&pStats->StatRZPageHandyAllocs, "/PGM/RZ/Page/HandyAllocs", "Number of times we've allocated more handy pages.");
1445 PGM_REG_COUNTER(&pStats->StatR3PageReplaceShared, "/PGM/R3/Page/ReplacedShared", "Times a shared page was replaced.");
1446 PGM_REG_COUNTER(&pStats->StatR3PageReplaceZero, "/PGM/R3/Page/ReplacedZero", "Times the zero page was replaced.");
1447/// @todo PGM_REG_COUNTER(&pStats->StatR3PageHandyAllocs, "/PGM/R3/Page/HandyAllocs", "Number of times we've allocated more handy pages.");
1448
1449 PGM_REG_COUNTER(&pStats->StatRZPhysRead, "/PGM/RZ/Phys/Read", "The number of times PGMPhysRead was called.");
1450 PGM_REG_COUNTER_BYTES(&pStats->StatRZPhysReadBytes, "/PGM/RZ/Phys/Read/Bytes", "The number of bytes read by PGMPhysRead.");
1451 PGM_REG_COUNTER(&pStats->StatRZPhysWrite, "/PGM/RZ/Phys/Write", "The number of times PGMPhysWrite was called.");
1452 PGM_REG_COUNTER_BYTES(&pStats->StatRZPhysWriteBytes, "/PGM/RZ/Phys/Write/Bytes", "The number of bytes written by PGMPhysWrite.");
1453 PGM_REG_COUNTER(&pStats->StatRZPhysSimpleRead, "/PGM/RZ/Phys/Simple/Read", "The number of times PGMPhysSimpleReadGCPtr was called.");
1454 PGM_REG_COUNTER_BYTES(&pStats->StatRZPhysSimpleReadBytes, "/PGM/RZ/Phys/Simple/Read/Bytes", "The number of bytes read by PGMPhysSimpleReadGCPtr.");
1455 PGM_REG_COUNTER(&pStats->StatRZPhysSimpleWrite, "/PGM/RZ/Phys/Simple/Write", "The number of times PGMPhysSimpleWriteGCPtr was called.");
1456 PGM_REG_COUNTER_BYTES(&pStats->StatRZPhysSimpleWriteBytes, "/PGM/RZ/Phys/Simple/Write/Bytes", "The number of bytes written by PGMPhysSimpleWriteGCPtr.");
1457
1458 /* GC only: */
1459# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1460 PGM_REG_COUNTER(&pStats->StatRCInvlPgConflict, "/PGM/RC/InvlPgConflict", "Number of times PGMInvalidatePage() detected a mapping conflict.");
1461 PGM_REG_COUNTER(&pStats->StatRCInvlPgSyncMonCR3, "/PGM/RC/InvlPgSyncMonitorCR3", "Number of times PGMInvalidatePage() ran into PGM_SYNC_MONITOR_CR3.");
1462#endif
1463
1464 PGM_REG_COUNTER(&pStats->StatRCPhysRead, "/PGM/RC/Phys/Read", "The number of times PGMPhysRead was called.");
1465 PGM_REG_COUNTER_BYTES(&pStats->StatRCPhysReadBytes, "/PGM/RC/Phys/Read/Bytes", "The number of bytes read by PGMPhysRead.");
1466 PGM_REG_COUNTER(&pStats->StatRCPhysWrite, "/PGM/RC/Phys/Write", "The number of times PGMPhysWrite was called.");
1467 PGM_REG_COUNTER_BYTES(&pStats->StatRCPhysWriteBytes, "/PGM/RC/Phys/Write/Bytes", "The number of bytes written by PGMPhysWrite.");
1468 PGM_REG_COUNTER(&pStats->StatRCPhysSimpleRead, "/PGM/RC/Phys/Simple/Read", "The number of times PGMPhysSimpleReadGCPtr was called.");
1469 PGM_REG_COUNTER_BYTES(&pStats->StatRCPhysSimpleReadBytes, "/PGM/RC/Phys/Simple/Read/Bytes", "The number of bytes read by PGMPhysSimpleReadGCPtr.");
1470 PGM_REG_COUNTER(&pStats->StatRCPhysSimpleWrite, "/PGM/RC/Phys/Simple/Write", "The number of times PGMPhysSimpleWriteGCPtr was called.");
1471 PGM_REG_COUNTER_BYTES(&pStats->StatRCPhysSimpleWriteBytes, "/PGM/RC/Phys/Simple/Write/Bytes", "The number of bytes written by PGMPhysSimpleWriteGCPtr.");
1472
1473# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1474 PGM_REG_COUNTER(&pStats->StatTrackVirgin, "/PGM/Track/Virgin", "The number of first time shadowings");
1475 PGM_REG_COUNTER(&pStats->StatTrackAliased, "/PGM/Track/Aliased", "The number of times switching to cRef2, i.e. the page is being shadowed by two PTs.");
1476 PGM_REG_COUNTER(&pStats->StatTrackAliasedMany, "/PGM/Track/AliasedMany", "The number of times we're tracking using cRef2.");
1477 PGM_REG_COUNTER(&pStats->StatTrackAliasedLots, "/PGM/Track/AliasedLots", "The number of times we're hitting pages which has overflowed cRef2");
1478 PGM_REG_COUNTER(&pStats->StatTrackOverflows, "/PGM/Track/Overflows", "The number of times the extent list grows too long.");
1479 PGM_REG_COUNTER(&pStats->StatTrackNoExtentsLeft, "/PGM/Track/NoExtentLeft", "The number of times the extent list was exhausted.");
1480 PGM_REG_PROFILE(&pStats->StatTrackDeref, "/PGM/Track/Deref", "Profiling of SyncPageWorkerTrackDeref (expensive).");
1481# endif
1482#endif
1483
1484#undef PGM_REG_COUNTER
1485#undef PGM_REG_U64
1486#undef PGM_REG_U64_RESET
1487#undef PGM_REG_U32
1488#undef PGM_REG_PROFILE
1489#undef PGM_REG_PROFILE_NS
1490
1491 /*
1492 * Note! The layout below matches the member layout exactly!
1493 */
1494
1495 /*
1496 * Common - stats
1497 */
1498 for (VMCPUID idCpu = 0; idCpu < pVM->cCpus; idCpu++)
1499 {
1500 PPGMCPU pPgmCpu = &pVM->apCpusR3[idCpu]->pgm.s;
1501
1502#define PGM_REG_COUNTER(a, b, c) \
1503 rc = STAMR3RegisterF(pVM, a, STAMTYPE_COUNTER, STAMVISIBILITY_ALWAYS, STAMUNIT_OCCURENCES, c, b, idCpu); \
1504 AssertRC(rc);
1505#define PGM_REG_PROFILE(a, b, c) \
1506 rc = STAMR3RegisterF(pVM, a, STAMTYPE_PROFILE, STAMVISIBILITY_ALWAYS, STAMUNIT_TICKS_PER_CALL, c, b, idCpu); \
1507 AssertRC(rc);
1508
1509#ifdef VBOX_VMM_TARGET_X86
1510 PGM_REG_COUNTER(&pPgmCpu->cGuestModeChanges, "/PGM/CPU%u/cGuestModeChanges", "Number of guest mode changes.");
1511 PGM_REG_COUNTER(&pPgmCpu->cA20Changes, "/PGM/CPU%u/cA20Changes", "Number of A20 gate changes.");
1512#endif
1513
1514 PGM_REG_COUNTER(&pPgmCpu->StatRZRamRangeTlbMisses, "/PGM/CPU%u/RZ/RamRange/TlbMisses", "TLB misses (lockless).");
1515 PGM_REG_COUNTER(&pPgmCpu->StatRZRamRangeTlbLocking, "/PGM/CPU%u/RZ/RamRange/TlbLocking", "Lockless TLB failed, falling back on locked lookup.");
1516 PGM_REG_COUNTER(&pPgmCpu->StatRZPageMapTlbMisses, "/PGM/CPU%u/RZ/Page/MapTlbMisses", "Lockless page map TLB failed, falling back on locked lookup.");
1517
1518 PGM_REG_COUNTER(&pPgmCpu->StatR3RamRangeTlbMisses, "/PGM/CPU%u/R3/RamRange/TlbMisses", "TLB misses (lockless).");
1519 PGM_REG_COUNTER(&pPgmCpu->StatR3RamRangeTlbLocking, "/PGM/CPU%u/R3/RamRange/TlbLocking", "Lockless TLB failed, falling back on locked lookup.");
1520 PGM_REG_COUNTER(&pPgmCpu->StatR3PageMapTlbMisses, "/PGM/CPU%u/R3/Page/MapTlbMisses", "Lockless page map TLB failed, falling back on locked lookup.");
1521
1522#ifdef VBOX_WITH_STATISTICS
1523# ifdef VBOX_VMM_TARGET_X86
1524 PGMCPUSTATS *pCpuStats = &pVM->apCpusR3[idCpu]->pgm.s.Stats;
1525
1526# if 0 /* rarely useful; leave for debugging. */
1527 for (unsigned j = 0; j < RT_ELEMENTS(pPgmCpu->StatSyncPtPD); j++)
1528 STAMR3RegisterF(pVM, &pCpuStats->StatSyncPtPD[i], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
1529 "The number of SyncPT per PD n.", "/PGM/CPU%u/PDSyncPT/%04X", i, j);
1530 for (unsigned j = 0; j < RT_ELEMENTS(pCpuStats->StatSyncPagePD); j++)
1531 STAMR3RegisterF(pVM, &pCpuStats->StatSyncPagePD[i], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
1532 "The number of SyncPage per PD n.", "/PGM/CPU%u/PDSyncPage/%04X", i, j);
1533# endif
1534 /* R0 only: */
1535 PGM_REG_PROFILE(&pCpuStats->StatR0NpMiscfg, "/PGM/CPU%u/R0/NpMiscfg", "PGMR0Trap0eHandlerNPMisconfig() profiling.");
1536 PGM_REG_COUNTER(&pCpuStats->StatR0NpMiscfgSyncPage, "/PGM/CPU%u/R0/NpMiscfgSyncPage", "SyncPage calls from PGMR0Trap0eHandlerNPMisconfig().");
1537
1538 /* RZ only: */
1539 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0e, "/PGM/CPU%u/RZ/Trap0e", "Profiling of the PGMTrap0eHandler() body.");
1540 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2Ballooned, "/PGM/CPU%u/RZ/Trap0e/Time2/Ballooned", "Profiling of the Trap0eHandler body when the cause is read access to a ballooned page.");
1541 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2DirtyAndAccessed, "/PGM/CPU%u/RZ/Trap0e/Time2/DirtyAndAccessedBits", "Profiling of the Trap0eHandler body when the cause is dirty and/or accessed bit emulation.");
1542 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2GuestTrap, "/PGM/CPU%u/RZ/Trap0e/Time2/GuestTrap", "Profiling of the Trap0eHandler body when the cause is a guest trap.");
1543 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2HndPhys, "/PGM/CPU%u/RZ/Trap0e/Time2/HandlerPhysical", "Profiling of the Trap0eHandler body when the cause is a physical handler.");
1544 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2HndUnhandled, "/PGM/CPU%u/RZ/Trap0e/Time2/HandlerUnhandled", "Profiling of the Trap0eHandler body when the cause is access outside the monitored areas of a monitored page.");
1545 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2InvalidPhys, "/PGM/CPU%u/RZ/Trap0e/Time2/InvalidPhys", "Profiling of the Trap0eHandler body when the cause is access to an invalid physical guest address.");
1546 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2MakeWritable, "/PGM/CPU%u/RZ/Trap0e/Time2/MakeWritable", "Profiling of the Trap0eHandler body when the cause is that a page needed to be made writeable.");
1547 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2Misc, "/PGM/CPU%u/RZ/Trap0e/Time2/Misc", "Profiling of the Trap0eHandler body when the cause is not known.");
1548 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2OutOfSync, "/PGM/CPU%u/RZ/Trap0e/Time2/OutOfSync", "Profiling of the Trap0eHandler body when the cause is an out-of-sync page.");
1549 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2OutOfSyncHndPhys, "/PGM/CPU%u/RZ/Trap0e/Time2/OutOfSyncHndPhys", "Profiling of the Trap0eHandler body when the cause is an out-of-sync physical handler page.");
1550 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2OutOfSyncHndObs, "/PGM/CPU%u/RZ/Trap0e/Time2/OutOfSyncObsHnd", "Profiling of the Trap0eHandler body when the cause is an obsolete handler page.");
1551 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2PageZeroing, "/PGM/CPU%u/RZ/Trap0e/Time2/PageZeroing", "Profiling of the Trap0eHandler body when the cause is that a zero page is being zeroed.");
1552 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2SyncPT, "/PGM/CPU%u/RZ/Trap0e/Time2/SyncPT", "Profiling of the Trap0eHandler body when the cause is lazy syncing of a PT.");
1553 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2WPEmulation, "/PGM/CPU%u/RZ/Trap0e/Time2/WPEmulation", "Profiling of the Trap0eHandler body when the cause is CR0.WP emulation.");
1554 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2Wp0RoUsHack, "/PGM/CPU%u/RZ/Trap0e/Time2/WP0R0USHack", "Profiling of the Trap0eHandler body when the cause is CR0.WP and netware hack to be enabled.");
1555 PGM_REG_PROFILE(&pCpuStats->StatRZTrap0eTime2Wp0RoUsUnhack, "/PGM/CPU%u/RZ/Trap0e/Time2/WP0R0USUnhack", "Profiling of the Trap0eHandler body when the cause is CR0.WP and netware hack to be disabled.");
1556 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eConflicts, "/PGM/CPU%u/RZ/Trap0e/Conflicts", "The number of times #PF was caused by an undetected conflict.");
1557 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersOutOfSync, "/PGM/CPU%u/RZ/Trap0e/Handlers/OutOfSync", "Number of traps due to out-of-sync handled pages.");
1558 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersPhysAll, "/PGM/CPU%u/RZ/Trap0e/Handlers/PhysAll", "Number of traps due to physical all-access handlers.");
1559 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersPhysAllOpt, "/PGM/CPU%u/RZ/Trap0e/Handlers/PhysAllOpt", "Number of the physical all-access handler traps using the optimization.");
1560 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersPhysWrite, "/PGM/CPU%u/RZ/Trap0e/Handlers/PhysWrite", "Number of traps due to physical write-access handlers.");
1561 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersUnhandled, "/PGM/CPU%u/RZ/Trap0e/Handlers/Unhandled", "Number of traps due to access outside range of monitored page(s).");
1562 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eHandlersInvalid, "/PGM/CPU%u/RZ/Trap0e/Handlers/Invalid", "Number of traps due to access to invalid physical memory.");
1563 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSNotPresentRead, "/PGM/CPU%u/RZ/Trap0e/Err/User/NPRead", "Number of user mode not present read page faults.");
1564 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSNotPresentWrite, "/PGM/CPU%u/RZ/Trap0e/Err/User/NPWrite", "Number of user mode not present write page faults.");
1565 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSWrite, "/PGM/CPU%u/RZ/Trap0e/Err/User/Write", "Number of user mode write page faults.");
1566 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSReserved, "/PGM/CPU%u/RZ/Trap0e/Err/User/Reserved", "Number of user mode reserved bit page faults.");
1567 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSNXE, "/PGM/CPU%u/RZ/Trap0e/Err/User/NXE", "Number of user mode NXE page faults.");
1568 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eUSRead, "/PGM/CPU%u/RZ/Trap0e/Err/User/Read", "Number of user mode read page faults.");
1569 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eSVNotPresentRead, "/PGM/CPU%u/RZ/Trap0e/Err/Supervisor/NPRead", "Number of supervisor mode not present read page faults.");
1570 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eSVNotPresentWrite, "/PGM/CPU%u/RZ/Trap0e/Err/Supervisor/NPWrite", "Number of supervisor mode not present write page faults.");
1571 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eSVWrite, "/PGM/CPU%u/RZ/Trap0e/Err/Supervisor/Write", "Number of supervisor mode write page faults.");
1572 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eSVReserved, "/PGM/CPU%u/RZ/Trap0e/Err/Supervisor/Reserved", "Number of supervisor mode reserved bit page faults.");
1573 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eSNXE, "/PGM/CPU%u/RZ/Trap0e/Err/Supervisor/NXE", "Number of supervisor mode NXE page faults.");
1574 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eGuestPF, "/PGM/CPU%u/RZ/Trap0e/GuestPF", "Number of real guest page faults.");
1575 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eWPEmulInRZ, "/PGM/CPU%u/RZ/Trap0e/WP/InRZ", "Number of guest page faults due to X86_CR0_WP emulation.");
1576 PGM_REG_COUNTER(&pCpuStats->StatRZTrap0eWPEmulToR3, "/PGM/CPU%u/RZ/Trap0e/WP/ToR3", "Number of guest page faults due to X86_CR0_WP emulation (forward to R3 for emulation).");
1577# if 0 /* rarely useful; leave for debugging. */
1578 for (unsigned j = 0; j < RT_ELEMENTS(pCpuStats->StatRZTrap0ePD); j++)
1579 STAMR3RegisterF(pVM, &pCpuStats->StatRZTrap0ePD[i], STAMTYPE_COUNTER, STAMVISIBILITY_USED, STAMUNIT_OCCURENCES,
1580 "The number of traps in page directory n.", "/PGM/CPU%u/RZ/Trap0e/PD/%04X", i, j);
1581# endif
1582 PGM_REG_COUNTER(&pCpuStats->StatRZGuestCR3WriteHandled, "/PGM/CPU%u/RZ/CR3WriteHandled", "The number of times the Guest CR3 change was successfully handled.");
1583 PGM_REG_COUNTER(&pCpuStats->StatRZGuestCR3WriteUnhandled, "/PGM/CPU%u/RZ/CR3WriteUnhandled", "The number of times the Guest CR3 change was passed back to the recompiler.");
1584 PGM_REG_COUNTER(&pCpuStats->StatRZGuestCR3WriteConflict, "/PGM/CPU%u/RZ/CR3WriteConflict", "The number of times the Guest CR3 monitoring detected a conflict.");
1585 PGM_REG_COUNTER(&pCpuStats->StatRZGuestROMWriteHandled, "/PGM/CPU%u/RZ/ROMWriteHandled", "The number of times the Guest ROM change was successfully handled.");
1586 PGM_REG_COUNTER(&pCpuStats->StatRZGuestROMWriteUnhandled, "/PGM/CPU%u/RZ/ROMWriteUnhandled", "The number of times the Guest ROM change was passed back to the recompiler.");
1587
1588 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapMigrateInvlPg, "/PGM/CPU%u/RZ/DynMap/MigrateInvlPg", "invlpg count in PGMR0DynMapMigrateAutoSet.");
1589 PGM_REG_PROFILE(&pCpuStats->StatRZDynMapGCPageInl, "/PGM/CPU%u/RZ/DynMap/PageGCPageInl", "Calls to pgmR0DynMapGCPageInlined.");
1590 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapGCPageInlHits, "/PGM/CPU%u/RZ/DynMap/PageGCPageInl/Hits", "Hash table lookup hits.");
1591 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapGCPageInlMisses, "/PGM/CPU%u/RZ/DynMap/PageGCPageInl/Misses", "Misses that falls back to the code common.");
1592 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapGCPageInlRamHits, "/PGM/CPU%u/RZ/DynMap/PageGCPageInl/RamHits", "1st ram range hits.");
1593 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapGCPageInlRamMisses, "/PGM/CPU%u/RZ/DynMap/PageGCPageInl/RamMisses", "1st ram range misses, takes slow path.");
1594 PGM_REG_PROFILE(&pCpuStats->StatRZDynMapHCPageInl, "/PGM/CPU%u/RZ/DynMap/PageHCPageInl", "Calls to pgmRZDynMapHCPageInlined.");
1595 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapHCPageInlHits, "/PGM/CPU%u/RZ/DynMap/PageHCPageInl/Hits", "Hash table lookup hits.");
1596 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapHCPageInlMisses, "/PGM/CPU%u/RZ/DynMap/PageHCPageInl/Misses", "Misses that falls back to the code common.");
1597 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPage, "/PGM/CPU%u/RZ/DynMap/Page", "Calls to pgmR0DynMapPage");
1598 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapSetOptimize, "/PGM/CPU%u/RZ/DynMap/Page/SetOptimize", "Calls to pgmRZDynMapOptimizeAutoSet.");
1599 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapSetSearchFlushes, "/PGM/CPU%u/RZ/DynMap/Page/SetSearchFlushes", "Set search restoring to subset flushes.");
1600 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapSetSearchHits, "/PGM/CPU%u/RZ/DynMap/Page/SetSearchHits", "Set search hits.");
1601 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapSetSearchMisses, "/PGM/CPU%u/RZ/DynMap/Page/SetSearchMisses", "Set search misses.");
1602 PGM_REG_PROFILE(&pCpuStats->StatRZDynMapHCPage, "/PGM/CPU%u/RZ/DynMap/Page/HCPage", "Calls to pgmRZDynMapHCPageCommon (ring-0).");
1603 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageHits0, "/PGM/CPU%u/RZ/DynMap/Page/Hits0", "Hits at iPage+0");
1604 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageHits1, "/PGM/CPU%u/RZ/DynMap/Page/Hits1", "Hits at iPage+1");
1605 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageHits2, "/PGM/CPU%u/RZ/DynMap/Page/Hits2", "Hits at iPage+2");
1606 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageInvlPg, "/PGM/CPU%u/RZ/DynMap/Page/InvlPg", "invlpg count in pgmR0DynMapPageSlow.");
1607 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageSlow, "/PGM/CPU%u/RZ/DynMap/Page/Slow", "Calls to pgmR0DynMapPageSlow - subtract this from pgmR0DynMapPage to get 1st level hits.");
1608 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageSlowLoopHits, "/PGM/CPU%u/RZ/DynMap/Page/SlowLoopHits" , "Hits in the loop path.");
1609 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageSlowLoopMisses, "/PGM/CPU%u/RZ/DynMap/Page/SlowLoopMisses", "Misses in the loop path. NonLoopMisses = Slow - SlowLoopHit - SlowLoopMisses");
1610 //PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPageSlowLostHits, "/PGM/CPU%u/R0/DynMap/Page/SlowLostHits", "Lost hits.");
1611 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapSubsets, "/PGM/CPU%u/RZ/DynMap/Subsets", "Times PGMRZDynMapPushAutoSubset was called.");
1612 PGM_REG_COUNTER(&pCpuStats->StatRZDynMapPopFlushes, "/PGM/CPU%u/RZ/DynMap/SubsetPopFlushes", "Times PGMRZDynMapPopAutoSubset flushes the subset.");
1613 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[0], "/PGM/CPU%u/RZ/DynMap/SetFilledPct000..09", "00-09% filled (RC: min(set-size, dynmap-size))");
1614 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[1], "/PGM/CPU%u/RZ/DynMap/SetFilledPct010..19", "10-19% filled (RC: min(set-size, dynmap-size))");
1615 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[2], "/PGM/CPU%u/RZ/DynMap/SetFilledPct020..29", "20-29% filled (RC: min(set-size, dynmap-size))");
1616 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[3], "/PGM/CPU%u/RZ/DynMap/SetFilledPct030..39", "30-39% filled (RC: min(set-size, dynmap-size))");
1617 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[4], "/PGM/CPU%u/RZ/DynMap/SetFilledPct040..49", "40-49% filled (RC: min(set-size, dynmap-size))");
1618 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[5], "/PGM/CPU%u/RZ/DynMap/SetFilledPct050..59", "50-59% filled (RC: min(set-size, dynmap-size))");
1619 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[6], "/PGM/CPU%u/RZ/DynMap/SetFilledPct060..69", "60-69% filled (RC: min(set-size, dynmap-size))");
1620 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[7], "/PGM/CPU%u/RZ/DynMap/SetFilledPct070..79", "70-79% filled (RC: min(set-size, dynmap-size))");
1621 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[8], "/PGM/CPU%u/RZ/DynMap/SetFilledPct080..89", "80-89% filled (RC: min(set-size, dynmap-size))");
1622 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[9], "/PGM/CPU%u/RZ/DynMap/SetFilledPct090..99", "90-99% filled (RC: min(set-size, dynmap-size))");
1623 PGM_REG_COUNTER(&pCpuStats->aStatRZDynMapSetFilledPct[10], "/PGM/CPU%u/RZ/DynMap/SetFilledPct100", "100% filled (RC: min(set-size, dynmap-size))");
1624
1625 /* HC only: */
1626
1627 /* RZ & R3: */
1628 PGM_REG_PROFILE(&pCpuStats->StatRZSyncCR3, "/PGM/CPU%u/RZ/SyncCR3", "Profiling of the PGMSyncCR3() body.");
1629 PGM_REG_PROFILE(&pCpuStats->StatRZSyncCR3Handlers, "/PGM/CPU%u/RZ/SyncCR3/Handlers", "Profiling of the PGMSyncCR3() update handler section.");
1630 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3Global, "/PGM/CPU%u/RZ/SyncCR3/Global", "The number of global CR3 syncs.");
1631 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3NotGlobal, "/PGM/CPU%u/RZ/SyncCR3/NotGlobal", "The number of non-global CR3 syncs.");
1632 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstCacheHit, "/PGM/CPU%u/RZ/SyncCR3/DstChacheHit", "The number of times we got some kind of a cache hit.");
1633 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstFreed, "/PGM/CPU%u/RZ/SyncCR3/DstFreed", "The number of times we've had to free a shadow entry.");
1634 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstFreedSrcNP, "/PGM/CPU%u/RZ/SyncCR3/DstFreedSrcNP", "The number of times we've had to free a shadow entry for which the source entry was not present.");
1635 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstNotPresent, "/PGM/CPU%u/RZ/SyncCR3/DstNotPresent", "The number of times we've encountered a not present shadow entry for a present guest entry.");
1636 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstSkippedGlobalPD, "/PGM/CPU%u/RZ/SyncCR3/DstSkippedGlobalPD", "The number of times a global page directory wasn't flushed.");
1637 PGM_REG_COUNTER(&pCpuStats->StatRZSyncCR3DstSkippedGlobalPT, "/PGM/CPU%u/RZ/SyncCR3/DstSkippedGlobalPT", "The number of times a page table with only global entries wasn't flushed.");
1638 PGM_REG_PROFILE(&pCpuStats->StatRZSyncPT, "/PGM/CPU%u/RZ/SyncPT", "Profiling of the pfnSyncPT() body.");
1639 PGM_REG_COUNTER(&pCpuStats->StatRZSyncPTFailed, "/PGM/CPU%u/RZ/SyncPT/Failed", "The number of times pfnSyncPT() failed.");
1640 PGM_REG_COUNTER(&pCpuStats->StatRZSyncPT4K, "/PGM/CPU%u/RZ/SyncPT/4K", "Nr of 4K PT syncs");
1641 PGM_REG_COUNTER(&pCpuStats->StatRZSyncPT4M, "/PGM/CPU%u/RZ/SyncPT/4M", "Nr of 4M PT syncs");
1642 PGM_REG_COUNTER(&pCpuStats->StatRZSyncPagePDNAs, "/PGM/CPU%u/RZ/SyncPagePDNAs", "The number of time we've marked a PD not present from SyncPage to virtualize the accessed bit.");
1643 PGM_REG_COUNTER(&pCpuStats->StatRZSyncPagePDOutOfSync, "/PGM/CPU%u/RZ/SyncPagePDOutOfSync", "The number of time we've encountered an out-of-sync PD in SyncPage.");
1644 PGM_REG_COUNTER(&pCpuStats->StatRZAccessedPage, "/PGM/CPU%u/RZ/AccessedPage", "The number of pages marked not present for accessed bit emulation.");
1645 PGM_REG_PROFILE(&pCpuStats->StatRZDirtyBitTracking, "/PGM/CPU%u/RZ/DirtyPage", "Profiling the dirty bit tracking in CheckPageFault().");
1646 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyPage, "/PGM/CPU%u/RZ/DirtyPage/Mark", "The number of pages marked read-only for dirty bit tracking.");
1647 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyPageBig, "/PGM/CPU%u/RZ/DirtyPage/MarkBig", "The number of 4MB pages marked read-only for dirty bit tracking.");
1648 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyPageSkipped, "/PGM/CPU%u/RZ/DirtyPage/Skipped", "The number of pages already dirty or readonly.");
1649 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyPageTrap, "/PGM/CPU%u/RZ/DirtyPage/Trap", "The number of traps generated for dirty bit tracking.");
1650 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyPageStale, "/PGM/CPU%u/RZ/DirtyPage/Stale", "The number of traps generated for dirty bit tracking (stale tlb entries).");
1651 PGM_REG_COUNTER(&pCpuStats->StatRZDirtiedPage, "/PGM/CPU%u/RZ/DirtyPage/SetDirty", "The number of pages marked dirty because of write accesses.");
1652 PGM_REG_COUNTER(&pCpuStats->StatRZDirtyTrackRealPF, "/PGM/CPU%u/RZ/DirtyPage/RealPF", "The number of real pages faults during dirty bit tracking.");
1653 PGM_REG_COUNTER(&pCpuStats->StatRZPageAlreadyDirty, "/PGM/CPU%u/RZ/DirtyPage/AlreadySet", "The number of pages already marked dirty because of write accesses.");
1654 PGM_REG_PROFILE(&pCpuStats->StatRZInvalidatePage, "/PGM/CPU%u/RZ/InvalidatePage", "PGMInvalidatePage() profiling.");
1655 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePage4KBPages, "/PGM/CPU%u/RZ/InvalidatePage/4KBPages", "The number of times PGMInvalidatePage() was called for a 4KB page.");
1656 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePage4MBPages, "/PGM/CPU%u/RZ/InvalidatePage/4MBPages", "The number of times PGMInvalidatePage() was called for a 4MB page.");
1657 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePage4MBPagesSkip, "/PGM/CPU%u/RZ/InvalidatePage/4MBPagesSkip","The number of times PGMInvalidatePage() skipped a 4MB page.");
1658 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePagePDNAs, "/PGM/CPU%u/RZ/InvalidatePage/PDNAs", "The number of times PGMInvalidatePage() was called for a not accessed page directory.");
1659 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePagePDNPs, "/PGM/CPU%u/RZ/InvalidatePage/PDNPs", "The number of times PGMInvalidatePage() was called for a not present page directory.");
1660 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePagePDOutOfSync, "/PGM/CPU%u/RZ/InvalidatePage/PDOutOfSync", "The number of times PGMInvalidatePage() was called for an out of sync page directory.");
1661 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePageSizeChanges, "/PGM/CPU%u/RZ/InvalidatePage/SizeChanges", "The number of times PGMInvalidatePage() was called on a page size change (4KB <-> 2/4MB).");
1662 PGM_REG_COUNTER(&pCpuStats->StatRZInvalidatePageSkipped, "/PGM/CPU%u/RZ/InvalidatePage/Skipped", "The number of times PGMInvalidatePage() was skipped due to not present shw or pending pending SyncCR3.");
1663 PGM_REG_COUNTER(&pCpuStats->StatRZPageOutOfSyncSupervisor, "/PGM/CPU%u/RZ/OutOfSync/SuperVisor", "Number of traps due to pages out of sync (P) and times VerifyAccessSyncPage calls SyncPage.");
1664 PGM_REG_COUNTER(&pCpuStats->StatRZPageOutOfSyncUser, "/PGM/CPU%u/RZ/OutOfSync/User", "Number of traps due to pages out of sync (P) and times VerifyAccessSyncPage calls SyncPage.");
1665 PGM_REG_COUNTER(&pCpuStats->StatRZPageOutOfSyncSupervisorWrite,"/PGM/CPU%u/RZ/OutOfSync/SuperVisorWrite", "Number of traps due to pages out of sync (RW) and times VerifyAccessSyncPage calls SyncPage.");
1666 PGM_REG_COUNTER(&pCpuStats->StatRZPageOutOfSyncUserWrite, "/PGM/CPU%u/RZ/OutOfSync/UserWrite", "Number of traps due to pages out of sync (RW) and times VerifyAccessSyncPage calls SyncPage.");
1667 PGM_REG_COUNTER(&pCpuStats->StatRZPageOutOfSyncBallloon, "/PGM/CPU%u/RZ/OutOfSync/Balloon", "The number of times a ballooned page was accessed (read).");
1668 PGM_REG_PROFILE(&pCpuStats->StatRZPrefetch, "/PGM/CPU%u/RZ/Prefetch", "PGMPrefetchPage profiling.");
1669 PGM_REG_PROFILE(&pCpuStats->StatRZFlushTLB, "/PGM/CPU%u/RZ/FlushTLB", "Profiling of the PGMFlushTLB() body.");
1670 PGM_REG_COUNTER(&pCpuStats->StatRZFlushTLBNewCR3, "/PGM/CPU%u/RZ/FlushTLB/NewCR3", "The number of times PGMFlushTLB was called with a new CR3, non-global. (switch)");
1671 PGM_REG_COUNTER(&pCpuStats->StatRZFlushTLBNewCR3Global, "/PGM/CPU%u/RZ/FlushTLB/NewCR3Global", "The number of times PGMFlushTLB was called with a new CR3, global. (switch)");
1672 PGM_REG_COUNTER(&pCpuStats->StatRZFlushTLBSameCR3, "/PGM/CPU%u/RZ/FlushTLB/SameCR3", "The number of times PGMFlushTLB was called with the same CR3, non-global. (flush)");
1673 PGM_REG_COUNTER(&pCpuStats->StatRZFlushTLBSameCR3Global, "/PGM/CPU%u/RZ/FlushTLB/SameCR3Global", "The number of times PGMFlushTLB was called with the same CR3, global. (flush)");
1674 PGM_REG_PROFILE(&pCpuStats->StatRZGstModifyPage, "/PGM/CPU%u/RZ/GstModifyPage", "Profiling of the PGMGstModifyPage() body.");
1675 PGM_REG_COUNTER(&pCpuStats->StatRZRamRangeTlbHits, "/PGM/CPU%u/RZ/RamRange/TlbHits", "TLB hits (lockless).");
1676 PGM_REG_COUNTER(&pCpuStats->StatRZPageMapTlbHits, "/PGM/CPU%u/RZ/Page/MapTlbHits", "TLB hits (lockless).");
1677
1678 PGM_REG_PROFILE(&pCpuStats->StatR3SyncCR3, "/PGM/CPU%u/R3/SyncCR3", "Profiling of the PGMSyncCR3() body.");
1679 PGM_REG_PROFILE(&pCpuStats->StatR3SyncCR3Handlers, "/PGM/CPU%u/R3/SyncCR3/Handlers", "Profiling of the PGMSyncCR3() update handler section.");
1680 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3Global, "/PGM/CPU%u/R3/SyncCR3/Global", "The number of global CR3 syncs.");
1681 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3NotGlobal, "/PGM/CPU%u/R3/SyncCR3/NotGlobal", "The number of non-global CR3 syncs.");
1682 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstCacheHit, "/PGM/CPU%u/R3/SyncCR3/DstChacheHit", "The number of times we got some kind of a cache hit.");
1683 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstFreed, "/PGM/CPU%u/R3/SyncCR3/DstFreed", "The number of times we've had to free a shadow entry.");
1684 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstFreedSrcNP, "/PGM/CPU%u/R3/SyncCR3/DstFreedSrcNP", "The number of times we've had to free a shadow entry for which the source entry was not present.");
1685 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstNotPresent, "/PGM/CPU%u/R3/SyncCR3/DstNotPresent", "The number of times we've encountered a not present shadow entry for a present guest entry.");
1686 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstSkippedGlobalPD, "/PGM/CPU%u/R3/SyncCR3/DstSkippedGlobalPD", "The number of times a global page directory wasn't flushed.");
1687 PGM_REG_COUNTER(&pCpuStats->StatR3SyncCR3DstSkippedGlobalPT, "/PGM/CPU%u/R3/SyncCR3/DstSkippedGlobalPT", "The number of times a page table with only global entries wasn't flushed.");
1688 PGM_REG_PROFILE(&pCpuStats->StatR3SyncPT, "/PGM/CPU%u/R3/SyncPT", "Profiling of the pfnSyncPT() body.");
1689 PGM_REG_COUNTER(&pCpuStats->StatR3SyncPTFailed, "/PGM/CPU%u/R3/SyncPT/Failed", "The number of times pfnSyncPT() failed.");
1690 PGM_REG_COUNTER(&pCpuStats->StatR3SyncPT4K, "/PGM/CPU%u/R3/SyncPT/4K", "Nr of 4K PT syncs");
1691 PGM_REG_COUNTER(&pCpuStats->StatR3SyncPT4M, "/PGM/CPU%u/R3/SyncPT/4M", "Nr of 4M PT syncs");
1692 PGM_REG_COUNTER(&pCpuStats->StatR3SyncPagePDNAs, "/PGM/CPU%u/R3/SyncPagePDNAs", "The number of time we've marked a PD not present from SyncPage to virtualize the accessed bit.");
1693 PGM_REG_COUNTER(&pCpuStats->StatR3SyncPagePDOutOfSync, "/PGM/CPU%u/R3/SyncPagePDOutOfSync", "The number of time we've encountered an out-of-sync PD in SyncPage.");
1694 PGM_REG_COUNTER(&pCpuStats->StatR3AccessedPage, "/PGM/CPU%u/R3/AccessedPage", "The number of pages marked not present for accessed bit emulation.");
1695 PGM_REG_PROFILE(&pCpuStats->StatR3DirtyBitTracking, "/PGM/CPU%u/R3/DirtyPage", "Profiling the dirty bit tracking in CheckPageFault().");
1696 PGM_REG_COUNTER(&pCpuStats->StatR3DirtyPage, "/PGM/CPU%u/R3/DirtyPage/Mark", "The number of pages marked read-only for dirty bit tracking.");
1697 PGM_REG_COUNTER(&pCpuStats->StatR3DirtyPageBig, "/PGM/CPU%u/R3/DirtyPage/MarkBig", "The number of 4MB pages marked read-only for dirty bit tracking.");
1698 PGM_REG_COUNTER(&pCpuStats->StatR3DirtyPageSkipped, "/PGM/CPU%u/R3/DirtyPage/Skipped", "The number of pages already dirty or readonly.");
1699 PGM_REG_COUNTER(&pCpuStats->StatR3DirtyPageTrap, "/PGM/CPU%u/R3/DirtyPage/Trap", "The number of traps generated for dirty bit tracking.");
1700 PGM_REG_COUNTER(&pCpuStats->StatR3DirtiedPage, "/PGM/CPU%u/R3/DirtyPage/SetDirty", "The number of pages marked dirty because of write accesses.");
1701 PGM_REG_COUNTER(&pCpuStats->StatR3DirtyTrackRealPF, "/PGM/CPU%u/R3/DirtyPage/RealPF", "The number of real pages faults during dirty bit tracking.");
1702 PGM_REG_COUNTER(&pCpuStats->StatR3PageAlreadyDirty, "/PGM/CPU%u/R3/DirtyPage/AlreadySet", "The number of pages already marked dirty because of write accesses.");
1703 PGM_REG_PROFILE(&pCpuStats->StatR3InvalidatePage, "/PGM/CPU%u/R3/InvalidatePage", "PGMInvalidatePage() profiling.");
1704 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePage4KBPages, "/PGM/CPU%u/R3/InvalidatePage/4KBPages", "The number of times PGMInvalidatePage() was called for a 4KB page.");
1705 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePage4MBPages, "/PGM/CPU%u/R3/InvalidatePage/4MBPages", "The number of times PGMInvalidatePage() was called for a 4MB page.");
1706 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePage4MBPagesSkip, "/PGM/CPU%u/R3/InvalidatePage/4MBPagesSkip","The number of times PGMInvalidatePage() skipped a 4MB page.");
1707 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePagePDNAs, "/PGM/CPU%u/R3/InvalidatePage/PDNAs", "The number of times PGMInvalidatePage() was called for a not accessed page directory.");
1708 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePagePDNPs, "/PGM/CPU%u/R3/InvalidatePage/PDNPs", "The number of times PGMInvalidatePage() was called for a not present page directory.");
1709 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePagePDOutOfSync, "/PGM/CPU%u/R3/InvalidatePage/PDOutOfSync", "The number of times PGMInvalidatePage() was called for an out of sync page directory.");
1710 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePageSizeChanges, "/PGM/CPU%u/R3/InvalidatePage/SizeChanges", "The number of times PGMInvalidatePage() was called on a page size change (4KB <-> 2/4MB).");
1711 PGM_REG_COUNTER(&pCpuStats->StatR3InvalidatePageSkipped, "/PGM/CPU%u/R3/InvalidatePage/Skipped", "The number of times PGMInvalidatePage() was skipped due to not present shw or pending pending SyncCR3.");
1712 PGM_REG_COUNTER(&pCpuStats->StatR3PageOutOfSyncSupervisor, "/PGM/CPU%u/R3/OutOfSync/SuperVisor", "Number of traps due to pages out of sync and times VerifyAccessSyncPage calls SyncPage.");
1713 PGM_REG_COUNTER(&pCpuStats->StatR3PageOutOfSyncUser, "/PGM/CPU%u/R3/OutOfSync/User", "Number of traps due to pages out of sync and times VerifyAccessSyncPage calls SyncPage.");
1714 PGM_REG_COUNTER(&pCpuStats->StatR3PageOutOfSyncBallloon, "/PGM/CPU%u/R3/OutOfSync/Balloon", "The number of times a ballooned page was accessed (read).");
1715 PGM_REG_PROFILE(&pCpuStats->StatR3Prefetch, "/PGM/CPU%u/R3/Prefetch", "PGMPrefetchPage profiling.");
1716 PGM_REG_PROFILE(&pCpuStats->StatR3FlushTLB, "/PGM/CPU%u/R3/FlushTLB", "Profiling of the PGMFlushTLB() body.");
1717 PGM_REG_COUNTER(&pCpuStats->StatR3FlushTLBNewCR3, "/PGM/CPU%u/R3/FlushTLB/NewCR3", "The number of times PGMFlushTLB was called with a new CR3, non-global. (switch)");
1718 PGM_REG_COUNTER(&pCpuStats->StatR3FlushTLBNewCR3Global, "/PGM/CPU%u/R3/FlushTLB/NewCR3Global", "The number of times PGMFlushTLB was called with a new CR3, global. (switch)");
1719 PGM_REG_COUNTER(&pCpuStats->StatR3FlushTLBSameCR3, "/PGM/CPU%u/R3/FlushTLB/SameCR3", "The number of times PGMFlushTLB was called with the same CR3, non-global. (flush)");
1720 PGM_REG_COUNTER(&pCpuStats->StatR3FlushTLBSameCR3Global, "/PGM/CPU%u/R3/FlushTLB/SameCR3Global", "The number of times PGMFlushTLB was called with the same CR3, global. (flush)");
1721 PGM_REG_PROFILE(&pCpuStats->StatR3GstModifyPage, "/PGM/CPU%u/R3/GstModifyPage", "Profiling of the PGMGstModifyPage() body.");
1722 PGM_REG_COUNTER(&pCpuStats->StatR3RamRangeTlbHits, "/PGM/CPU%u/R3/RamRange/TlbHits", "TLB hits (lockless).");
1723 PGM_REG_COUNTER(&pCpuStats->StatR3PageMapTlbHits, "/PGM/CPU%u/R3/Page/MapTlbHits", "TLB hits (lockless).");
1724# endif /* VBOX_VMM_TARGET_X86 */
1725#endif /* VBOX_WITH_STATISTICS */
1726
1727#undef PGM_REG_PROFILE
1728#undef PGM_REG_COUNTER
1729 }
1730
1731 return VINF_SUCCESS;
1732}
1733
1734
1735/**
1736 * Ring-3 init finalizing.
1737 *
1738 * @returns VBox status code.
1739 * @param pVM The cross context VM structure.
1740 */
1741VMMR3DECL(int) PGMR3InitFinalize(PVM pVM)
1742{
1743#ifdef VBOX_VMM_TARGET_X86
1744 /*
1745 * Determine the max physical address width (MAXPHYADDR) and apply it to
1746 * all the mask members and stuff.
1747 */
1748# if defined(RT_ARCH_AMD64) || defined(RT_ARCH_X86)
1749 uint32_t cMaxPhysAddrWidth;
1750 uint32_t uMaxExtLeaf = ASMCpuId_EAX(0x80000000);
1751 if ( uMaxExtLeaf >= 0x80000008
1752 && uMaxExtLeaf <= 0x80000fff)
1753 {
1754 cMaxPhysAddrWidth = ASMCpuId_EAX(0x80000008) & 0xff;
1755 LogRel(("PGM: The CPU physical address width is %u bits\n", cMaxPhysAddrWidth));
1756 cMaxPhysAddrWidth = RT_MIN(52, cMaxPhysAddrWidth);
1757 pVM->pgm.s.fLessThan52PhysicalAddressBits = cMaxPhysAddrWidth < 52;
1758 for (uint32_t iBit = cMaxPhysAddrWidth; iBit < 52; iBit++)
1759 pVM->pgm.s.HCPhysInvMmioPg |= RT_BIT_64(iBit);
1760 }
1761 else
1762 {
1763 LogRel(("PGM: ASSUMING CPU physical address width of 48 bits (uMaxExtLeaf=%#x)\n", uMaxExtLeaf));
1764 cMaxPhysAddrWidth = 48;
1765 pVM->pgm.s.fLessThan52PhysicalAddressBits = true;
1766 pVM->pgm.s.HCPhysInvMmioPg |= UINT64_C(0x000f0000000000);
1767 }
1768 /* Disabled the below assertion -- triggers 24 vs 39 on my Intel Skylake box for a 32-bit (Guest-type Other/Unknown) VM. */
1769 //AssertMsg(pVM->cpum.ro.GuestFeatures.cMaxPhysAddrWidth == cMaxPhysAddrWidth,
1770 // ("CPUM %u - PGM %u\n", pVM->cpum.ro.GuestFeatures.cMaxPhysAddrWidth, cMaxPhysAddrWidth));
1771# else
1772 uint32_t const cMaxPhysAddrWidth = pVM->cpum.ro.GuestFeatures.cMaxPhysAddrWidth;
1773 LogRel(("PGM: The (guest) CPU physical address width is %u bits\n", cMaxPhysAddrWidth));
1774# endif
1775
1776 /** @todo query from CPUM. */
1777 pVM->pgm.s.GCPhysInvAddrMask = 0;
1778 for (uint32_t iBit = cMaxPhysAddrWidth; iBit < 64; iBit++)
1779 pVM->pgm.s.GCPhysInvAddrMask |= RT_BIT_64(iBit);
1780
1781 /*
1782 * Initialize the invalid paging entry masks, assuming NX is disabled.
1783 */
1784 uint64_t fMbzPageFrameMask = pVM->pgm.s.GCPhysInvAddrMask & UINT64_C(0x000ffffffffff000);
1785# ifdef VBOX_WITH_NESTED_HWVIRT_VMX_EPT
1786 uint64_t const fEptVpidCap = CPUMGetGuestIa32VmxEptVpidCap(pVM->apCpusR3[0]); /* should be identical for all VCPUs */
1787 uint64_t const fGstEptMbzBigPdeMask = EPT_PDE2M_MBZ_MASK
1788 | (RT_BF_GET(fEptVpidCap, VMX_BF_EPT_VPID_CAP_PDE_2M) ^ 1) << EPT_E_BIT_LEAF;
1789 uint64_t const fGstEptMbzBigPdpteMask = EPT_PDPTE1G_MBZ_MASK
1790 | (RT_BF_GET(fEptVpidCap, VMX_BF_EPT_VPID_CAP_PDPTE_1G) ^ 1) << EPT_E_BIT_LEAF;
1791 //uint64_t const GCPhysRsvdAddrMask = pVM->pgm.s.GCPhysInvAddrMask & UINT64_C(0x000fffffffffffff); /* bits 63:52 ignored */
1792# endif
1793 for (VMCPUID idCpu = 0; idCpu < pVM->cCpus; idCpu++)
1794 {
1795 PVMCPU pVCpu = pVM->apCpusR3[idCpu];
1796
1797 /** @todo The manuals are not entirely clear whether the physical
1798 * address width is relevant. See table 5-9 in the intel
1799 * manual vs the PDE4M descriptions. Write testcase (NP). */
1800 pVCpu->pgm.s.fGst32BitMbzBigPdeMask = ((uint32_t)(fMbzPageFrameMask >> (32 - 13)) & X86_PDE4M_PG_HIGH_MASK)
1801 | X86_PDE4M_MBZ_MASK;
1802
1803 pVCpu->pgm.s.fGstPaeMbzPteMask = fMbzPageFrameMask | X86_PTE_PAE_MBZ_MASK_NO_NX;
1804 pVCpu->pgm.s.fGstPaeMbzPdeMask = fMbzPageFrameMask | X86_PDE_PAE_MBZ_MASK_NO_NX;
1805 pVCpu->pgm.s.fGstPaeMbzBigPdeMask = fMbzPageFrameMask | X86_PDE2M_PAE_MBZ_MASK_NO_NX;
1806 pVCpu->pgm.s.fGstPaeMbzPdpeMask = fMbzPageFrameMask | X86_PDPE_PAE_MBZ_MASK;
1807
1808 pVCpu->pgm.s.fGstAmd64MbzPteMask = fMbzPageFrameMask | X86_PTE_LM_MBZ_MASK_NO_NX;
1809 pVCpu->pgm.s.fGstAmd64MbzPdeMask = fMbzPageFrameMask | X86_PDE_LM_MBZ_MASK_NX;
1810 pVCpu->pgm.s.fGstAmd64MbzBigPdeMask = fMbzPageFrameMask | X86_PDE2M_LM_MBZ_MASK_NX;
1811 pVCpu->pgm.s.fGstAmd64MbzPdpeMask = fMbzPageFrameMask | X86_PDPE_LM_MBZ_MASK_NO_NX;
1812 pVCpu->pgm.s.fGstAmd64MbzBigPdpeMask = fMbzPageFrameMask | X86_PDPE1G_LM_MBZ_MASK_NO_NX;
1813 pVCpu->pgm.s.fGstAmd64MbzPml4eMask = fMbzPageFrameMask | X86_PML4E_MBZ_MASK_NO_NX;
1814
1815 pVCpu->pgm.s.fGst64ShadowedPteMask = X86_PTE_P | X86_PTE_RW | X86_PTE_US | X86_PTE_G | X86_PTE_A | X86_PTE_D;
1816 pVCpu->pgm.s.fGst64ShadowedPdeMask = X86_PDE_P | X86_PDE_RW | X86_PDE_US | X86_PDE_A;
1817 pVCpu->pgm.s.fGst64ShadowedBigPdeMask = X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US | X86_PDE4M_A;
1818 pVCpu->pgm.s.fGst64ShadowedBigPde4PteMask
1819 = X86_PDE4M_P | X86_PDE4M_RW | X86_PDE4M_US | X86_PDE4M_G | X86_PDE4M_A | X86_PDE4M_D;
1820 pVCpu->pgm.s.fGstAmd64ShadowedPdpeMask = X86_PDPE_P | X86_PDPE_RW | X86_PDPE_US | X86_PDPE_A;
1821 pVCpu->pgm.s.fGstAmd64ShadowedPml4eMask = X86_PML4E_P | X86_PML4E_RW | X86_PML4E_US | X86_PML4E_A;
1822
1823# ifdef VBOX_WITH_NESTED_HWVIRT_VMX_EPT
1824 pVCpu->pgm.s.uEptVpidCapMsr = fEptVpidCap;
1825 pVCpu->pgm.s.fGstEptMbzPteMask = fMbzPageFrameMask | EPT_PTE_MBZ_MASK;
1826 pVCpu->pgm.s.fGstEptMbzPdeMask = fMbzPageFrameMask | EPT_PDE_MBZ_MASK;
1827 pVCpu->pgm.s.fGstEptMbzBigPdeMask = fMbzPageFrameMask | fGstEptMbzBigPdeMask;
1828 pVCpu->pgm.s.fGstEptMbzPdpteMask = fMbzPageFrameMask | EPT_PDPTE_MBZ_MASK;
1829 pVCpu->pgm.s.fGstEptMbzBigPdpteMask = fMbzPageFrameMask | fGstEptMbzBigPdpteMask;
1830 pVCpu->pgm.s.fGstEptMbzPml4eMask = fMbzPageFrameMask | EPT_PML4E_MBZ_MASK;
1831
1832 /* If any of the features in the assert below are enabled, additional bits would need to be shadowed. */
1833 Assert( !pVM->cpum.ro.GuestFeatures.fVmxModeBasedExecuteEpt
1834 && !pVM->cpum.ro.GuestFeatures.fVmxSppEpt
1835 && !pVM->cpum.ro.GuestFeatures.fVmxEptXcptVe
1836 && !(fEptVpidCap & MSR_IA32_VMX_EPT_VPID_CAP_ACCESS_DIRTY));
1837 /* We currently do -not- shadow reserved bits in guest page tables but instead trap them using non-present permissions,
1838 see todo in (NestedSyncPT). */
1839 pVCpu->pgm.s.fGstEptShadowedPteMask = EPT_PRESENT_MASK;
1840 pVCpu->pgm.s.fGstEptShadowedPdeMask = EPT_PRESENT_MASK;
1841 pVCpu->pgm.s.fGstEptShadowedBigPdeMask = EPT_PRESENT_MASK | EPT_E_LEAF;
1842 pVCpu->pgm.s.fGstEptShadowedPdpteMask = EPT_PRESENT_MASK;
1843 pVCpu->pgm.s.fGstEptShadowedPml4eMask = EPT_PRESENT_MASK | EPT_PML4E_MBZ_MASK;
1844 /* If mode-based execute control for EPT is enabled, we would need to include bit 10 in the present mask. */
1845 pVCpu->pgm.s.fGstEptPresentMask = EPT_PRESENT_MASK;
1846# endif
1847 }
1848
1849 /*
1850 * Note that AMD uses all the 8 reserved bits for the address (so 40 bits in total);
1851 * Intel only goes up to 36 bits, so we stick to 36 as well.
1852 * Update: More recent intel manuals specifies 40 bits just like AMD.
1853 */
1854 uint32_t u32Dummy, u32Features;
1855 CPUMGetGuestCpuId(VMMGetCpu(pVM), 1, 0, -1 /*f64BitMode*/, &u32Dummy, &u32Dummy, &u32Dummy, &u32Features);
1856 if (u32Features & X86_CPUID_FEATURE_EDX_PSE36)
1857 pVM->pgm.s.GCPhys4MBPSEMask = RT_BIT_64(RT_MAX(36, cMaxPhysAddrWidth)) - 1;
1858 else
1859 pVM->pgm.s.GCPhys4MBPSEMask = RT_BIT_64(32) - 1;
1860#endif /* VBOX_VMM_TARGET_X86 */
1861
1862 /*
1863 * Allocate memory if we're supposed to do that.
1864 */
1865 int rc = VINF_SUCCESS;
1866#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1867 if (pVM->pgm.s.fRamPreAlloc)
1868 rc = pgmR3PhysRamPreAllocate(pVM);
1869#endif
1870
1871 //pgmLogState(pVM);
1872#ifdef VBOX_VMM_TARGET_X86
1873 LogRel(("PGM: PGMR3InitFinalize: 4 MB PSE mask %RGp -> %Rrc\n", pVM->pgm.s.GCPhys4MBPSEMask, rc));
1874#else
1875 LogRel(("PGM: PGMR3InitFinalize: -> %Rrc\n", rc));
1876 RT_NOREF(pVM);
1877#endif
1878 return rc;
1879}
1880
1881
1882/**
1883 * Init phase completed callback.
1884 *
1885 * @returns VBox status code.
1886 * @param pVM The cross context VM structure.
1887 * @param enmWhat What has been completed.
1888 * @thread EMT(0)
1889 */
1890VMMR3_INT_DECL(int) PGMR3InitCompleted(PVM pVM, VMINITCOMPLETED enmWhat)
1891{
1892 switch (enmWhat)
1893 {
1894 case VMINITCOMPLETED_HM:
1895#ifdef VBOX_WITH_PCI_PASSTHROUGH
1896 if (pVM->pgm.s.fPciPassthrough)
1897 {
1898 AssertLogRelReturn(pVM->pgm.s.fRamPreAlloc, VERR_PCI_PASSTHROUGH_NO_RAM_PREALLOC);
1899 AssertLogRelReturn(HMIsEnabled(pVM), VERR_PCI_PASSTHROUGH_NO_HM);
1900 AssertLogRelReturn(HMIsNestedPagingActive(pVM), VERR_PCI_PASSTHROUGH_NO_NESTED_PAGING);
1901
1902 /*
1903 * Report assignments to the IOMMU (hope that's good enough for now).
1904 */
1905 if (pVM->pgm.s.fPciPassthrough)
1906 {
1907 int rc = VMMR3CallR0(pVM, VMMR0_DO_PGM_PHYS_SETUP_IOMMU, 0, NULL);
1908 AssertRCReturn(rc, rc);
1909 }
1910 }
1911#else
1912 AssertLogRelReturn(!pVM->pgm.s.fPciPassthrough, VERR_PGM_PCI_PASSTHRU_MISCONFIG);
1913#endif
1914 break;
1915
1916 default:
1917 /* shut up gcc */
1918 break;
1919 }
1920
1921 return VINF_SUCCESS;
1922}
1923
1924
1925/**
1926 * Applies relocations to data and code managed by this component.
1927 *
1928 * This function will be called at init and whenever the VMM need to relocate it
1929 * self inside the GC.
1930 *
1931 * @param pVM The cross context VM structure.
1932 * @param offDelta Relocation delta relative to old location.
1933 */
1934VMMR3DECL(void) PGMR3Relocate(PVM pVM, RTGCINTPTR offDelta)
1935{
1936#ifdef VBOX_VMM_TARGET_X86
1937 LogFlow(("PGMR3Relocate: offDelta=%RGv\n", offDelta));
1938
1939 /*
1940 * Paging stuff.
1941 */
1942
1943 /* Shadow, guest and both mode switch & relocation for each VCPU. */
1944 for (VMCPUID i = 0; i < pVM->cCpus; i++)
1945 {
1946 PVMCPU pVCpu = pVM->apCpusR3[i];
1947
1948 uintptr_t idxShw = pVCpu->pgm.s.idxShadowModeData;
1949 if ( idxShw < RT_ELEMENTS(g_aPgmShadowModeData)
1950 && g_aPgmShadowModeData[idxShw].pfnRelocate)
1951 g_aPgmShadowModeData[idxShw].pfnRelocate(pVCpu, offDelta);
1952 else
1953 AssertFailed();
1954
1955 uintptr_t const idxGst = pVCpu->pgm.s.idxGuestModeData;
1956 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
1957 && g_aPgmGuestModeData[idxGst].pfnRelocate)
1958 g_aPgmGuestModeData[idxGst].pfnRelocate(pVCpu, offDelta);
1959 else
1960 AssertFailed();
1961 }
1962
1963# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
1964 /*
1965 * The page pool.
1966 */
1967 pgmR3PoolRelocate(pVM);
1968# endif
1969
1970#else
1971 RT_NOREF(pVM, offDelta);
1972#endif
1973}
1974
1975
1976/**
1977 * Resets a virtual CPU when unplugged.
1978 *
1979 * @param pVM The cross context VM structure.
1980 * @param pVCpu The cross context virtual CPU structure.
1981 */
1982VMMR3DECL(void) PGMR3ResetCpu(PVM pVM, PVMCPU pVCpu)
1983{
1984#ifdef VBOX_VMM_TARGET_X86
1985 uintptr_t const idxGst = pVCpu->pgm.s.idxGuestModeData;
1986 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
1987 && g_aPgmGuestModeData[idxGst].pfnExit)
1988 {
1989 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
1990 AssertReleaseRC(rc);
1991 }
1992 pVCpu->pgm.s.GCPhysCR3 = NIL_RTGCPHYS;
1993 pVCpu->pgm.s.GCPhysNstGstCR3 = NIL_RTGCPHYS;
1994 pVCpu->pgm.s.GCPhysPaeCR3 = NIL_RTGCPHYS;
1995
1996 int rc = PGMHCChangeMode(pVM, pVCpu, PGMMODE_REAL, false /* fForce */);
1997 AssertReleaseRC(rc);
1998
1999 STAM_REL_COUNTER_RESET(&pVCpu->pgm.s.cGuestModeChanges);
2000
2001# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2002 pgmR3PoolResetUnpluggedCpu(pVM, pVCpu);
2003# endif
2004
2005 /*
2006 * Re-init other members.
2007 */
2008 pVCpu->pgm.s.fA20Enabled = true;
2009 pVCpu->pgm.s.GCPhysA20Mask = ~((RTGCPHYS)!pVCpu->pgm.s.fA20Enabled << 20);
2010
2011 /*
2012 * Clear the FFs PGM owns.
2013 */
2014 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_PGM_SYNC_CR3);
2015 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL);
2016
2017#elif defined(VBOX_VMM_TARGET_ARMV8)
2018 RT_NOREF(pVM);
2019
2020 for (uint8_t i = 0; i < RT_ELEMENTS(pVCpu->pgm.s.aidxGuestModeDataTtbr0); i++)
2021 {
2022 uintptr_t const idxGst = pVCpu->pgm.s.aidxGuestModeDataTtbr0[i];
2023 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
2024 && g_aPgmGuestModeData[idxGst].pfnExit)
2025 {
2026 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
2027 AssertReleaseRC(rc);
2028 }
2029 }
2030
2031 for (uint8_t i = 0; i < RT_ELEMENTS(pVCpu->pgm.s.aidxGuestModeDataTtbr1); i++)
2032 {
2033 uintptr_t const idxGst = pVCpu->pgm.s.aidxGuestModeDataTtbr1[i];
2034 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
2035 && g_aPgmGuestModeData[idxGst].pfnExit)
2036 {
2037 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
2038 AssertReleaseRC(rc);
2039 }
2040 }
2041
2042 /* This ASSUMES that SCTLR_EL1 and TCR_EL1 are reset to 0 in CPUM. */
2043 int rc = PGMChangeMode(pVCpu, 1 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2044 AssertReleaseRC(rc);
2045
2046 rc = PGMChangeMode(pVCpu, 2 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2047 AssertReleaseRC(rc);
2048
2049 rc = PGMChangeMode(pVCpu, 3 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2050 AssertReleaseRC(rc);
2051
2052 STAM_REL_COUNTER_RESET(&pVCpu->pgm.s.cGuestModeChanges);
2053#else
2054 RT_NOREF(pVM, pVCpu);
2055#endif
2056}
2057
2058
2059/**
2060 * The VM is being reset.
2061 *
2062 * For the PGM component this means that any PD write monitors
2063 * needs to be removed.
2064 *
2065 * @param pVM The cross context VM structure.
2066 */
2067VMMR3_INT_DECL(void) PGMR3Reset(PVM pVM)
2068{
2069 LogFlow(("PGMR3Reset:\n"));
2070 VM_ASSERT_EMT(pVM);
2071
2072 PGM_LOCK_VOID(pVM);
2073
2074 /*
2075 * Exit the guest paging mode before the pgm pool gets reset.
2076 * Important to clean up the amd64 case.
2077 */
2078 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2079 {
2080 PVMCPU pVCpu = pVM->apCpusR3[i];
2081
2082#ifdef VBOX_VMM_TARGET_X86
2083 uintptr_t const idxGst = pVCpu->pgm.s.idxGuestModeData;
2084 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
2085 && g_aPgmGuestModeData[idxGst].pfnExit)
2086 {
2087 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
2088 AssertReleaseRC(rc);
2089 }
2090 pVCpu->pgm.s.GCPhysCR3 = NIL_RTGCPHYS;
2091 pVCpu->pgm.s.GCPhysNstGstCR3 = NIL_RTGCPHYS;
2092
2093#elif defined(VBOX_VMM_TARGET_ARMV8)
2094 for (uint8_t iEl = 0; iEl < RT_ELEMENTS(pVCpu->pgm.s.aidxGuestModeDataTtbr0); iEl++)
2095 {
2096 uintptr_t const idxGst = pVCpu->pgm.s.aidxGuestModeDataTtbr0[iEl];
2097 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
2098 && g_aPgmGuestModeData[idxGst].pfnExit)
2099 {
2100 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
2101 AssertReleaseRC(rc);
2102 }
2103 }
2104
2105 for (uint8_t iEl = 0; iEl < RT_ELEMENTS(pVCpu->pgm.s.aidxGuestModeDataTtbr1); iEl++)
2106 {
2107 uintptr_t const idxGst = pVCpu->pgm.s.aidxGuestModeDataTtbr1[iEl];
2108 if ( idxGst < RT_ELEMENTS(g_aPgmGuestModeData)
2109 && g_aPgmGuestModeData[idxGst].pfnExit)
2110 {
2111 int rc = g_aPgmGuestModeData[idxGst].pfnExit(pVCpu);
2112 AssertReleaseRC(rc);
2113 }
2114 }
2115
2116#else
2117 RT_NOREF(pVCpu);
2118#endif
2119 }
2120
2121#ifdef DEBUG
2122 DBGFR3_INFO_LOG_SAFE(pVM, "mappings", NULL);
2123 DBGFR3_INFO_LOG_SAFE(pVM, "handlers", "all nostat");
2124#endif
2125
2126 /*
2127 * Switch mode back to real mode. (Before resetting the pgm pool!)
2128 */
2129 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2130 {
2131 PVMCPU pVCpu = pVM->apCpusR3[i];
2132
2133#ifdef VBOX_VMM_TARGET_X86
2134 int rc = PGMHCChangeMode(pVM, pVCpu, PGMMODE_REAL, false /* fForce */);
2135 AssertReleaseRC(rc);
2136
2137 STAM_REL_COUNTER_RESET(&pVCpu->pgm.s.cA20Changes);
2138
2139#elif defined(VBOX_VMM_TARGET_ARMV8)
2140 /* This ASSUMES that SCTLR_EL1 and TCR_EL1 are reset to 0 in CPUM. */
2141 int rc = PGMChangeMode(pVCpu, 1 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2142 AssertReleaseRC(rc);
2143
2144 rc = PGMChangeMode(pVCpu, 2 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2145 AssertReleaseRC(rc);
2146
2147 rc = PGMChangeMode(pVCpu, 3 /*bEl*/, 0 /* u64RegSctlr*/, 0 /* u64RegTcr*/);
2148 AssertReleaseRC(rc);
2149
2150#else
2151 RT_NOREF(pVCpu);
2152#endif
2153
2154 STAM_REL_COUNTER_RESET(&pVCpu->pgm.s.cGuestModeChanges);
2155 }
2156
2157#ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2158 /*
2159 * Reset the shadow page pool.
2160 */
2161 pgmR3PoolReset(pVM);
2162#endif
2163
2164#ifdef VBOX_VMM_TARGET_X86
2165 /*
2166 * Re-init various other members and clear the FFs that PGM owns.
2167 */
2168 for (VMCPUID i = 0; i < pVM->cCpus; i++)
2169 {
2170 PVMCPU pVCpu = pVM->apCpusR3[i];
2171
2172 pVCpu->pgm.s.fGst32BitPageSizeExtension = false;
2173 PGMNotifyNxeChanged(pVCpu, false);
2174
2175 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_PGM_SYNC_CR3);
2176 VMCPU_FF_CLEAR(pVCpu, VMCPU_FF_PGM_SYNC_CR3_NON_GLOBAL);
2177
2178 if (!pVCpu->pgm.s.fA20Enabled)
2179 {
2180 pVCpu->pgm.s.fA20Enabled = true;
2181 pVCpu->pgm.s.GCPhysA20Mask = ~((RTGCPHYS)!pVCpu->pgm.s.fA20Enabled << 20);
2182# ifdef PGM_WITH_A20
2183 VMCPU_FF_SET(pVCpu, VMCPU_FF_PGM_SYNC_CR3);
2184# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2185 pgmR3RefreshShadowModeAfterA20Change(pVCpu);
2186 HMFlushTlb(pVCpu);
2187# endif
2188# endif
2189 }
2190 }
2191#endif /* VBOX_VMM_TARGET_X86 */
2192
2193 //pgmLogState(pVM);
2194 PGM_UNLOCK(pVM);
2195}
2196
2197
2198/**
2199 * Memory setup after VM construction or reset.
2200 *
2201 * @param pVM The cross context VM structure.
2202 * @param fAtReset Indicates the context, after reset if @c true or after
2203 * construction if @c false.
2204 */
2205VMMR3_INT_DECL(void) PGMR3MemSetup(PVM pVM, bool fAtReset)
2206{
2207 if (fAtReset)
2208 {
2209 PGM_LOCK_VOID(pVM);
2210
2211 int rc = pgmR3PhysRamZeroAll(pVM);
2212 AssertReleaseRC(rc);
2213
2214 rc = pgmR3PhysRomReset(pVM);
2215 AssertReleaseRC(rc);
2216
2217 PGM_UNLOCK(pVM);
2218 }
2219}
2220
2221
2222#ifdef VBOX_STRICT
2223/**
2224 * VM state change callback for clearing fNoMorePhysWrites after
2225 * a snapshot has been created.
2226 */
2227static DECLCALLBACK(void) pgmR3ResetNoMorePhysWritesFlag(PUVM pUVM, PCVMMR3VTABLE pVMM, VMSTATE enmState,
2228 VMSTATE enmOldState, void *pvUser)
2229{
2230 if ( enmState == VMSTATE_RUNNING
2231 || enmState == VMSTATE_RESUMING)
2232 pUVM->pVM->pgm.s.fNoMorePhysWrites = false;
2233 RT_NOREF(pVMM, enmOldState, pvUser);
2234}
2235#endif
2236
2237/**
2238 * Private API to reset fNoMorePhysWrites.
2239 */
2240VMMR3_INT_DECL(void) PGMR3ResetNoMorePhysWritesFlag(PVM pVM)
2241{
2242 pVM->pgm.s.fNoMorePhysWrites = false;
2243}
2244
2245/**
2246 * Terminates the PGM.
2247 *
2248 * @returns VBox status code.
2249 * @param pVM The cross context VM structure.
2250 */
2251VMMR3DECL(int) PGMR3Term(PVM pVM)
2252{
2253 /* Must free shared pages here. */
2254 PGM_LOCK_VOID(pVM);
2255 pgmR3PhysRamTerm(pVM);
2256 pgmR3PhysRomTerm(pVM);
2257 PGM_UNLOCK(pVM);
2258
2259 PGMDeregisterStringFormatTypes();
2260 return PDMR3CritSectDelete(pVM, &pVM->pgm.s.CritSectX);
2261}
2262
2263
2264#ifdef VBOX_VMM_TARGET_X86
2265/**
2266 * Show paging mode.
2267 *
2268 * @param pVM The cross context VM structure.
2269 * @param pHlp The info helpers.
2270 * @param pszArgs "all" (default), "guest", "shadow" or "host".
2271 */
2272static DECLCALLBACK(void) pgmR3InfoMode(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs)
2273{
2274 /* digest argument. */
2275 bool fGuest, fShadow, fHost;
2276 if (pszArgs)
2277 pszArgs = RTStrStripL(pszArgs);
2278 if (!pszArgs || !*pszArgs || strstr(pszArgs, "all"))
2279 fShadow = fHost = fGuest = true;
2280 else
2281 {
2282 fShadow = fHost = fGuest = false;
2283 if (strstr(pszArgs, "guest"))
2284 fGuest = true;
2285 if (strstr(pszArgs, "shadow"))
2286 fShadow = true;
2287 if (strstr(pszArgs, "host"))
2288 fHost = true;
2289 }
2290
2291 PVMCPU pVCpu = VMMGetCpu(pVM);
2292 if (!pVCpu)
2293 pVCpu = pVM->apCpusR3[0];
2294
2295
2296 /* print info. */
2297 if (fGuest)
2298 {
2299 pHlp->pfnPrintf(pHlp, "Guest paging mode (VCPU #%u): %s (changed %RU64 times), A20 %s (changed %RU64 times)\n",
2300 pVCpu->idCpu, PGMGetModeName(pVCpu->pgm.s.enmGuestMode), pVCpu->pgm.s.cGuestModeChanges.c,
2301 pVCpu->pgm.s.fA20Enabled ? "enabled" : "disabled", pVCpu->pgm.s.cA20Changes.c);
2302# ifdef VBOX_WITH_NESTED_HWVIRT_VMX_EPT
2303 if (pVCpu->pgm.s.enmGuestSlatMode != PGMSLAT_INVALID)
2304 pHlp->pfnPrintf(pHlp, "Guest SLAT mode (VCPU #%u): %s\n", pVCpu->idCpu,
2305 PGMGetSlatModeName(pVCpu->pgm.s.enmGuestSlatMode));
2306# endif
2307 }
2308 if (fShadow)
2309 pHlp->pfnPrintf(pHlp, "Shadow paging mode (VCPU #%u): %s\n", pVCpu->idCpu, PGMGetModeName(pVCpu->pgm.s.enmShadowMode));
2310 if (fHost)
2311 {
2312 const char *psz;
2313 switch (pVM->pgm.s.enmHostMode)
2314 {
2315 case SUPPAGINGMODE_INVALID: psz = "invalid"; break;
2316 case SUPPAGINGMODE_32_BIT: psz = "32-bit"; break;
2317 case SUPPAGINGMODE_32_BIT_GLOBAL: psz = "32-bit+G"; break;
2318 case SUPPAGINGMODE_PAE: psz = "PAE"; break;
2319 case SUPPAGINGMODE_PAE_GLOBAL: psz = "PAE+G"; break;
2320 case SUPPAGINGMODE_PAE_NX: psz = "PAE+NX"; break;
2321 case SUPPAGINGMODE_PAE_GLOBAL_NX: psz = "PAE+G+NX"; break;
2322 case SUPPAGINGMODE_AMD64: psz = "AMD64"; break;
2323 case SUPPAGINGMODE_AMD64_GLOBAL: psz = "AMD64+G"; break;
2324 case SUPPAGINGMODE_AMD64_NX: psz = "AMD64+NX"; break;
2325 case SUPPAGINGMODE_AMD64_GLOBAL_NX: psz = "AMD64+G+NX"; break;
2326 default: psz = "unknown"; break;
2327 }
2328 pHlp->pfnPrintf(pHlp, "Host paging mode: %s\n", psz);
2329 }
2330}
2331#endif /* VBOX_VMM_TARGET_X86 */
2332
2333
2334/**
2335 * Display the RAM range info.
2336 *
2337 * @param pVM The cross context VM structure.
2338 * @param pHlp The info helpers.
2339 * @param pszArgs Arguments, ignored.
2340 */
2341static DECLCALLBACK(void) pgmR3PhysInfo(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs)
2342{
2343 bool const fVerbose = pszArgs && strstr(pszArgs, "verbose") != NULL;
2344
2345 pHlp->pfnPrintf(pHlp,
2346 "RAM ranges (pVM=%p)\n"
2347 "%.*s %.*s\n",
2348 pVM,
2349 sizeof(RTGCPHYS) * 4 + 1, "GC Phys Range ",
2350 sizeof(RTHCPTR) * 2, "pbR3 ");
2351
2352 /*
2353 * Traverse the lookup table so we only display mapped MMIO and get it in sorted order.
2354 */
2355 uint32_t const cRamRangeLookupEntries = RT_MIN(pVM->pgm.s.RamRangeUnion.cLookupEntries,
2356 RT_ELEMENTS(pVM->pgm.s.aRamRangeLookup));
2357 for (uint32_t idxLookup = 0; idxLookup < cRamRangeLookupEntries; idxLookup++)
2358 {
2359 uint32_t const idRamRange = PGMRAMRANGELOOKUPENTRY_GET_ID(pVM->pgm.s.aRamRangeLookup[idxLookup]);
2360 AssertContinue(idRamRange < RT_ELEMENTS(pVM->pgm.s.apRamRanges));
2361 PPGMRAMRANGE const pCur = pVM->pgm.s.apRamRanges[idRamRange];
2362 if (pCur != NULL) { /*likely*/ }
2363 else continue;
2364
2365 pHlp->pfnPrintf(pHlp,
2366 "%RGp-%RGp %RHv %s\n",
2367 pCur->GCPhys,
2368 pCur->GCPhysLast,
2369 pCur->pbR3,
2370 pCur->pszDesc);
2371 if (fVerbose)
2372 {
2373 RTGCPHYS const cPages = pCur->cb >> X86_PAGE_SHIFT;
2374 RTGCPHYS iPage = 0;
2375 while (iPage < cPages)
2376 {
2377 RTGCPHYS const iFirstPage = iPage;
2378 PGMPAGETYPE const enmType = (PGMPAGETYPE)PGM_PAGE_GET_TYPE(&pCur->aPages[iPage]);
2379 do
2380 iPage++;
2381 while (iPage < cPages && (PGMPAGETYPE)PGM_PAGE_GET_TYPE(&pCur->aPages[iPage]) == enmType);
2382 const char *pszType;
2383 const char *pszMore = NULL;
2384 switch (enmType)
2385 {
2386 case PGMPAGETYPE_RAM:
2387 pszType = "RAM";
2388 break;
2389
2390 case PGMPAGETYPE_MMIO2:
2391 pszType = "MMIO2";
2392 break;
2393
2394 case PGMPAGETYPE_MMIO2_ALIAS_MMIO:
2395 pszType = "MMIO2-alias-MMIO";
2396 break;
2397
2398 case PGMPAGETYPE_SPECIAL_ALIAS_MMIO:
2399 pszType = "special-alias-MMIO";
2400 break;
2401
2402 case PGMPAGETYPE_ROM_SHADOW:
2403 case PGMPAGETYPE_ROM:
2404 {
2405 pszType = enmType == PGMPAGETYPE_ROM_SHADOW ? "ROM-shadowed" : "ROM";
2406
2407 RTGCPHYS const GCPhysFirstPg = iFirstPage << GUEST_PAGE_SHIFT;
2408 uint32_t const cRomRanges = RT_MIN(pVM->pgm.s.cRomRanges, RT_ELEMENTS(pVM->pgm.s.apRomRanges));
2409 for (uint32_t idxRom = 0; idxRom < cRomRanges; idxRom++)
2410 {
2411 PPGMROMRANGE const pRomRange = pVM->pgm.s.apRomRanges[idxRom];
2412 if ( pRomRange
2413 && GCPhysFirstPg < pRomRange->GCPhysLast
2414 && GCPhysFirstPg >= pRomRange->GCPhys)
2415 {
2416 pszMore = pRomRange->pszDesc;
2417 break;
2418 }
2419 }
2420 break;
2421 }
2422
2423 case PGMPAGETYPE_MMIO:
2424 {
2425 pszType = "MMIO";
2426 PGM_LOCK_VOID(pVM);
2427 PPGMPHYSHANDLER pHandler;
2428 int rc = pgmHandlerPhysicalLookup(pVM, iFirstPage * X86_PAGE_SIZE, &pHandler);
2429 if (RT_SUCCESS(rc))
2430 pszMore = pHandler->pszDesc;
2431 PGM_UNLOCK(pVM);
2432 break;
2433 }
2434
2435 case PGMPAGETYPE_INVALID:
2436 pszType = "invalid";
2437 break;
2438
2439 default:
2440 pszType = "bad";
2441 break;
2442 }
2443 if (pszMore)
2444 pHlp->pfnPrintf(pHlp, " %RGp-%RGp %-20s %s\n",
2445 pCur->GCPhys + iFirstPage * X86_PAGE_SIZE,
2446 pCur->GCPhys + iPage * X86_PAGE_SIZE - 1,
2447 pszType, pszMore);
2448 else
2449 pHlp->pfnPrintf(pHlp, " %RGp-%RGp %s\n",
2450 pCur->GCPhys + iFirstPage * X86_PAGE_SIZE,
2451 pCur->GCPhys + iPage * X86_PAGE_SIZE - 1,
2452 pszType);
2453
2454 }
2455 }
2456 }
2457}
2458
2459#ifdef VBOX_VMM_TARGET_X86
2460
2461/**
2462 * Dump the page directory to the log.
2463 *
2464 * @param pVM The cross context VM structure.
2465 * @param pHlp The info helpers.
2466 * @param pszArgs Arguments, ignored.
2467 */
2468static DECLCALLBACK(void) pgmR3InfoCr3(PVM pVM, PCDBGFINFOHLP pHlp, const char *pszArgs)
2469{
2470 /** @todo SMP support!! */
2471 PVMCPU pVCpu = pVM->apCpusR3[0];
2472
2473/** @todo fix this! Convert the PGMR3DumpHierarchyHC functions to do guest stuff. */
2474 /* Big pages supported? */
2475 const bool fPSE = !!(CPUMGetGuestCR4(pVCpu) & X86_CR4_PSE);
2476
2477 /* Global pages supported? */
2478 const bool fPGE = !!(CPUMGetGuestCR4(pVCpu) & X86_CR4_PGE);
2479
2480 NOREF(pszArgs);
2481
2482 /*
2483 * Get page directory addresses.
2484 */
2485 PGM_LOCK_VOID(pVM);
2486 PX86PD pPDSrc = pgmGstGet32bitPDPtr(pVCpu);
2487 Assert(pPDSrc);
2488
2489 /*
2490 * Iterate the page directory.
2491 */
2492 for (unsigned iPD = 0; iPD < RT_ELEMENTS(pPDSrc->a); iPD++)
2493 {
2494 X86PDE PdeSrc = pPDSrc->a[iPD];
2495 if (PdeSrc.u & X86_PDE_P)
2496 {
2497 if ((PdeSrc.u & X86_PDE_PS) && fPSE)
2498 pHlp->pfnPrintf(pHlp,
2499 "%04X - %RGp P=%d U=%d RW=%d G=%d - BIG\n",
2500 iPD,
2501 pgmGstGet4MBPhysPage(pVM, PdeSrc), PdeSrc.u & X86_PDE_P, !!(PdeSrc.u & X86_PDE_US),
2502 !!(PdeSrc.u & X86_PDE_RW), (PdeSrc.u & X86_PDE4M_G) && fPGE);
2503 else
2504 pHlp->pfnPrintf(pHlp,
2505 "%04X - %RGp P=%d U=%d RW=%d [G=%d]\n",
2506 iPD,
2507 (RTGCPHYS)(PdeSrc.u & X86_PDE_PG_MASK), PdeSrc.u & X86_PDE_P, !!(PdeSrc.u & X86_PDE_US),
2508 !!(PdeSrc.u & X86_PDE_RW), (PdeSrc.u & X86_PDE4M_G) && fPGE);
2509 }
2510 }
2511 PGM_UNLOCK(pVM);
2512}
2513
2514# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2515
2516/**
2517 * Called by pgmPoolFlushAllInt prior to flushing the pool.
2518 *
2519 * @returns VBox status code, fully asserted.
2520 * @param pVCpu The cross context virtual CPU structure.
2521 */
2522int pgmR3ExitShadowModeBeforePoolFlush(PVMCPU pVCpu)
2523{
2524 /* Unmap the old CR3 value before flushing everything. */
2525 int rc = VINF_SUCCESS;
2526 uintptr_t idxBth = pVCpu->pgm.s.idxBothModeData;
2527 if ( idxBth < RT_ELEMENTS(g_aPgmBothModeData)
2528 && g_aPgmBothModeData[idxBth].pfnUnmapCR3)
2529 {
2530 rc = g_aPgmBothModeData[idxBth].pfnUnmapCR3(pVCpu);
2531 AssertRC(rc);
2532 }
2533
2534 /* Exit the current shadow paging mode as well; nested paging and EPT use a root CR3 which will get flushed here. */
2535 uintptr_t idxShw = pVCpu->pgm.s.idxShadowModeData;
2536 if ( idxShw < RT_ELEMENTS(g_aPgmShadowModeData)
2537 && g_aPgmShadowModeData[idxShw].pfnExit)
2538 {
2539 rc = g_aPgmShadowModeData[idxShw].pfnExit(pVCpu);
2540 AssertMsgRCReturn(rc, ("Exit failed for shadow mode %d: %Rrc\n", pVCpu->pgm.s.enmShadowMode, rc), rc);
2541 }
2542
2543# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2544 Assert(pVCpu->pgm.s.pShwPageCR3R3 == NULL);
2545# endif
2546 return rc;
2547}
2548
2549
2550/**
2551 * Called by pgmPoolFlushAllInt after flushing the pool.
2552 *
2553 * @returns VBox status code, fully asserted.
2554 * @param pVM The cross context VM structure.
2555 * @param pVCpu The cross context virtual CPU structure.
2556 */
2557int pgmR3ReEnterShadowModeAfterPoolFlush(PVM pVM, PVMCPU pVCpu)
2558{
2559 pVCpu->pgm.s.enmShadowMode = PGMMODE_INVALID;
2560 int rc = PGMHCChangeMode(pVM, pVCpu, PGMGetGuestMode(pVCpu), false /* fForce */);
2561 Assert(VMCPU_FF_IS_SET(pVCpu, VMCPU_FF_PGM_SYNC_CR3));
2562 AssertRCReturn(rc, rc);
2563 AssertRCSuccessReturn(rc, VERR_IPE_UNEXPECTED_INFO_STATUS);
2564
2565# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2566 Assert(pVCpu->pgm.s.pShwPageCR3R3 != NULL || pVCpu->pgm.s.enmShadowMode == PGMMODE_NONE);
2567# endif
2568 AssertMsg( pVCpu->pgm.s.enmShadowMode >= PGMMODE_NESTED_32BIT
2569 || CPUMGetHyperCR3(pVCpu) == PGMGetHyperCR3(pVCpu),
2570 ("%RHp != %RHp %s\n", (RTHCPHYS)CPUMGetHyperCR3(pVCpu), PGMGetHyperCR3(pVCpu), PGMGetModeName(pVCpu->pgm.s.enmShadowMode)));
2571 return rc;
2572}
2573
2574
2575/**
2576 * Called by PGMR3PhysSetA20 after changing the A20 state.
2577 *
2578 * @param pVCpu The cross context virtual CPU structure.
2579 */
2580void pgmR3RefreshShadowModeAfterA20Change(PVMCPU pVCpu)
2581{
2582 /** @todo Probably doing a bit too much here. */
2583 int rc = pgmR3ExitShadowModeBeforePoolFlush(pVCpu);
2584 AssertReleaseRC(rc);
2585 rc = pgmR3ReEnterShadowModeAfterPoolFlush(pVCpu->CTX_SUFF(pVM), pVCpu);
2586 AssertReleaseRC(rc);
2587}
2588
2589# endif /* !VBOX_WITH_ONLY_PGM_NEM_MODE */
2590#endif /* VBOX_VMM_TARGET_X86 */
2591#ifdef VBOX_WITH_DEBUGGER
2592# ifndef VBOX_WITH_ONLY_PGM_NEM_MODE
2593
2594/**
2595 * @callback_method_impl{FNDBGCCMD, The '.pgmerror' and '.pgmerroroff' commands.}
2596 */
2597static DECLCALLBACK(int) pgmR3CmdError(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PUVM pUVM, PCDBGCVAR paArgs, unsigned cArgs)
2598{
2599 /*
2600 * Validate input.
2601 */
2602 DBGC_CMDHLP_REQ_UVM_RET(pCmdHlp, pCmd, pUVM);
2603 PVM pVM = pUVM->pVM;
2604 DBGC_CMDHLP_ASSERT_PARSER_RET(pCmdHlp, pCmd, 0, cArgs == 0 || (cArgs == 1 && paArgs[0].enmType == DBGCVAR_TYPE_STRING));
2605
2606 if (!cArgs)
2607 {
2608 /*
2609 * Print the list of error injection locations with status.
2610 */
2611 DBGCCmdHlpPrintf(pCmdHlp, "PGM error inject locations:\n");
2612 DBGCCmdHlpPrintf(pCmdHlp, " handy - %RTbool\n", pVM->pgm.s.fErrInjHandyPages);
2613 }
2614 else
2615 {
2616 /*
2617 * String switch on where to inject the error.
2618 */
2619 bool const fNewState = !strcmp(pCmd->pszCmd, "pgmerror");
2620 const char *pszWhere = paArgs[0].u.pszString;
2621 if (!strcmp(pszWhere, "handy"))
2622 ASMAtomicWriteBool(&pVM->pgm.s.fErrInjHandyPages, fNewState);
2623 else
2624 return DBGCCmdHlpPrintf(pCmdHlp, "error: Invalid 'where' value: %s.\n", pszWhere);
2625 DBGCCmdHlpPrintf(pCmdHlp, "done\n");
2626 }
2627 return VINF_SUCCESS;
2628}
2629
2630
2631/**
2632 * @callback_method_impl{FNDBGCCMD, The '.pgmsync' command.}
2633 */
2634static DECLCALLBACK(int) pgmR3CmdSync(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PUVM pUVM, PCDBGCVAR paArgs, unsigned cArgs)
2635{
2636 /*
2637 * Validate input.
2638 */
2639 NOREF(pCmd); NOREF(paArgs); NOREF(cArgs);
2640 DBGC_CMDHLP_REQ_UVM_RET(pCmdHlp, pCmd, pUVM);
2641 PVMCPU pVCpu = VMMR3GetCpuByIdU(pUVM, DBGCCmdHlpGetCurrentCpu(pCmdHlp));
2642 if (!pVCpu)
2643 return DBGCCmdHlpFail(pCmdHlp, pCmd, "Invalid CPU ID");
2644
2645 /*
2646 * Force page directory sync.
2647 */
2648 VMCPU_FF_SET(pVCpu, VMCPU_FF_PGM_SYNC_CR3);
2649
2650 int rc = DBGCCmdHlpPrintf(pCmdHlp, "Forcing page directory sync.\n");
2651 if (RT_FAILURE(rc))
2652 return rc;
2653
2654 return VINF_SUCCESS;
2655}
2656
2657# ifdef VBOX_STRICT
2658
2659/**
2660 * EMT callback for pgmR3CmdAssertCR3.
2661 *
2662 * @returns VBox status code.
2663 * @param pUVM The user mode VM handle.
2664 * @param pcErrors Where to return the error count.
2665 */
2666static DECLCALLBACK(int) pgmR3CmdAssertCR3EmtWorker(PUVM pUVM, unsigned *pcErrors)
2667{
2668 PVM pVM = pUVM->pVM;
2669 VM_ASSERT_VALID_EXT_RETURN(pVM, VERR_INVALID_VM_HANDLE);
2670 PVMCPU pVCpu = VMMGetCpu(pVM);
2671
2672 *pcErrors = PGMAssertCR3(pVM, pVCpu, CPUMGetGuestCR3(pVCpu), CPUMGetGuestCR4(pVCpu));
2673
2674 return VINF_SUCCESS;
2675}
2676
2677
2678/**
2679 * @callback_method_impl{FNDBGCCMD, The '.pgmassertcr3' command.}
2680 */
2681static DECLCALLBACK(int) pgmR3CmdAssertCR3(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PUVM pUVM, PCDBGCVAR paArgs, unsigned cArgs)
2682{
2683 /*
2684 * Validate input.
2685 */
2686 NOREF(pCmd); NOREF(paArgs); NOREF(cArgs);
2687 DBGC_CMDHLP_REQ_UVM_RET(pCmdHlp, pCmd, pUVM);
2688
2689 int rc = DBGCCmdHlpPrintf(pCmdHlp, "Checking shadow CR3 page tables for consistency.\n");
2690 if (RT_FAILURE(rc))
2691 return rc;
2692
2693 unsigned cErrors = 0;
2694 rc = VMR3ReqCallWaitU(pUVM, DBGCCmdHlpGetCurrentCpu(pCmdHlp), (PFNRT)pgmR3CmdAssertCR3EmtWorker, 2, pUVM, &cErrors);
2695 if (RT_FAILURE(rc))
2696 return DBGCCmdHlpFail(pCmdHlp, pCmd, "VMR3ReqCallWaitU failed: %Rrc", rc);
2697 if (cErrors > 0)
2698 return DBGCCmdHlpFail(pCmdHlp, pCmd, "PGMAssertCR3: %u error(s)", cErrors);
2699 return DBGCCmdHlpPrintf(pCmdHlp, "PGMAssertCR3: OK\n");
2700}
2701
2702# endif /* VBOX_STRICT */
2703
2704/**
2705 * @callback_method_impl{FNDBGCCMD, The '.pgmsyncalways' command.}
2706 */
2707static DECLCALLBACK(int) pgmR3CmdSyncAlways(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PUVM pUVM, PCDBGCVAR paArgs, unsigned cArgs)
2708{
2709 /*
2710 * Validate input.
2711 */
2712 NOREF(pCmd); NOREF(paArgs); NOREF(cArgs);
2713 DBGC_CMDHLP_REQ_UVM_RET(pCmdHlp, pCmd, pUVM);
2714 PVMCPU pVCpu = VMMR3GetCpuByIdU(pUVM, DBGCCmdHlpGetCurrentCpu(pCmdHlp));
2715 if (!pVCpu)
2716 return DBGCCmdHlpFail(pCmdHlp, pCmd, "Invalid CPU ID");
2717
2718 /*
2719 * Force page directory sync.
2720 */
2721 int rc;
2722 if (pVCpu->pgm.s.fSyncFlags & PGM_SYNC_ALWAYS)
2723 {
2724 ASMAtomicAndU32(&pVCpu->pgm.s.fSyncFlags, ~PGM_SYNC_ALWAYS);
2725 rc = DBGCCmdHlpPrintf(pCmdHlp, "Disabled permanent forced page directory syncing.\n");
2726 }
2727 else
2728 {
2729 ASMAtomicOrU32(&pVCpu->pgm.s.fSyncFlags, PGM_SYNC_ALWAYS);
2730 VMCPU_FF_SET(pVCpu, VMCPU_FF_PGM_SYNC_CR3);
2731 rc = DBGCCmdHlpPrintf(pCmdHlp, "Enabled permanent forced page directory syncing.\n");
2732 }
2733 return rc;
2734}
2735
2736# endif /* !VBOX_WITH_ONLY_PGM_NEM_MODE */
2737
2738/**
2739 * @callback_method_impl{FNDBGCCMD, The '.pgmphystofile' command.}
2740 */
2741static DECLCALLBACK(int) pgmR3CmdPhysToFile(PCDBGCCMD pCmd, PDBGCCMDHLP pCmdHlp, PUVM pUVM, PCDBGCVAR paArgs, unsigned cArgs)
2742{
2743 /*
2744 * Validate input.
2745 */
2746 NOREF(pCmd);
2747 DBGC_CMDHLP_REQ_UVM_RET(pCmdHlp, pCmd, pUVM);
2748 PVM pVM = pUVM->pVM;
2749 DBGC_CMDHLP_ASSERT_PARSER_RET(pCmdHlp, pCmd, 0, cArgs == 1 || cArgs == 2);
2750 DBGC_CMDHLP_ASSERT_PARSER_RET(pCmdHlp, pCmd, 0, paArgs[0].enmType == DBGCVAR_TYPE_STRING);
2751 if (cArgs == 2)
2752 {
2753 DBGC_CMDHLP_ASSERT_PARSER_RET(pCmdHlp, pCmd, 1, paArgs[1].enmType == DBGCVAR_TYPE_STRING);
2754 if (strcmp(paArgs[1].u.pszString, "nozero"))
2755 return DBGCCmdHlpFail(pCmdHlp, pCmd, "Invalid 2nd argument '%s', must be 'nozero'.\n", paArgs[1].u.pszString);
2756 }
2757 bool fIncZeroPgs = cArgs < 2;
2758
2759 /*
2760 * Open the output file and get the ram parameters.
2761 */
2762 RTFILE hFile;
2763 int rc = RTFileOpen(&hFile, paArgs[0].u.pszString, RTFILE_O_WRITE | RTFILE_O_CREATE_REPLACE | RTFILE_O_DENY_WRITE);
2764 if (RT_FAILURE(rc))
2765 return DBGCCmdHlpPrintf(pCmdHlp, "error: RTFileOpen(,'%s',) -> %Rrc.\n", paArgs[0].u.pszString, rc);
2766
2767 uint32_t cbRamHole = 0;
2768 CFGMR3QueryU32Def(CFGMR3GetRootU(pUVM), "RamHoleSize", &cbRamHole, MM_RAM_HOLE_SIZE_DEFAULT);
2769 uint64_t cbRam = 0;
2770 CFGMR3QueryU64Def(CFGMR3GetRootU(pUVM), "RamSize", &cbRam, 0);
2771 RTGCPHYS GCPhysEnd = cbRam + cbRamHole;
2772
2773 /*
2774 * Dump the physical memory, page by page.
2775 */
2776 RTGCPHYS GCPhys = 0;
2777 char abZeroPg[GUEST_PAGE_SIZE];
2778 RT_ZERO(abZeroPg);
2779
2780 PGM_LOCK_VOID(pVM);
2781
2782 uint32_t const cRamRangeLookupEntries = RT_MIN(pVM->pgm.s.RamRangeUnion.cLookupEntries,
2783 RT_ELEMENTS(pVM->pgm.s.aRamRangeLookup));
2784 for (uint32_t idxLookup = 0; idxLookup < cRamRangeLookupEntries && RT_SUCCESS(rc); idxLookup++)
2785 {
2786 if (PGMRAMRANGELOOKUPENTRY_GET_FIRST(pVM->pgm.s.aRamRangeLookup[idxLookup]) >= GCPhysEnd)
2787 break;
2788 uint32_t const idRamRange = PGMRAMRANGELOOKUPENTRY_GET_ID(pVM->pgm.s.aRamRangeLookup[idxLookup]);
2789 AssertContinue(idRamRange < RT_ELEMENTS(pVM->pgm.s.apRamRanges));
2790 PPGMRAMRANGE const pRam = pVM->pgm.s.apRamRanges[idRamRange];
2791 AssertContinue(pRam);
2792 Assert(pRam->GCPhys == PGMRAMRANGELOOKUPENTRY_GET_FIRST(pVM->pgm.s.aRamRangeLookup[idxLookup]));
2793
2794 /* fill the gap */
2795 if (pRam->GCPhys > GCPhys && fIncZeroPgs)
2796 {
2797 while (pRam->GCPhys > GCPhys && RT_SUCCESS(rc))
2798 {
2799 rc = RTFileWrite(hFile, abZeroPg, GUEST_PAGE_SIZE, NULL);
2800 GCPhys += GUEST_PAGE_SIZE;
2801 }
2802 }
2803
2804 PCPGMPAGE pPage = &pRam->aPages[0];
2805 while (GCPhys < pRam->GCPhysLast && RT_SUCCESS(rc))
2806 {
2807 if ( PGM_PAGE_IS_ZERO(pPage)
2808 || PGM_PAGE_IS_BALLOONED(pPage))
2809 {
2810 if (fIncZeroPgs)
2811 {
2812 rc = RTFileWrite(hFile, abZeroPg, GUEST_PAGE_SIZE, NULL);
2813 if (RT_FAILURE(rc))
2814 DBGCCmdHlpPrintf(pCmdHlp, "error: RTFileWrite -> %Rrc at GCPhys=%RGp.\n", rc, GCPhys);
2815 }
2816 }
2817 else
2818 {
2819 switch (PGM_PAGE_GET_TYPE(pPage))
2820 {
2821 case PGMPAGETYPE_RAM:
2822 case PGMPAGETYPE_ROM_SHADOW: /* trouble?? */
2823 case PGMPAGETYPE_ROM:
2824 case PGMPAGETYPE_MMIO2:
2825 {
2826 void const *pvPage;
2827 PGMPAGEMAPLOCK Lock;
2828 rc = PGMPhysGCPhys2CCPtrReadOnly(pVM, GCPhys, &pvPage, &Lock);
2829 if (RT_SUCCESS(rc))
2830 {
2831 rc = RTFileWrite(hFile, pvPage, GUEST_PAGE_SIZE, NULL);
2832 PGMPhysReleasePageMappingLock(pVM, &Lock);
2833 if (RT_FAILURE(rc))
2834 DBGCCmdHlpPrintf(pCmdHlp, "error: RTFileWrite -> %Rrc at GCPhys=%RGp.\n", rc, GCPhys);
2835 }
2836 else
2837 DBGCCmdHlpPrintf(pCmdHlp, "error: PGMPhysGCPhys2CCPtrReadOnly -> %Rrc at GCPhys=%RGp.\n", rc, GCPhys);
2838 break;
2839 }
2840
2841 default:
2842 AssertFailed();
2843 RT_FALL_THRU();
2844 case PGMPAGETYPE_MMIO:
2845 case PGMPAGETYPE_MMIO2_ALIAS_MMIO:
2846 case PGMPAGETYPE_SPECIAL_ALIAS_MMIO:
2847 if (fIncZeroPgs)
2848 {
2849 rc = RTFileWrite(hFile, abZeroPg, GUEST_PAGE_SIZE, NULL);
2850 if (RT_FAILURE(rc))
2851 DBGCCmdHlpPrintf(pCmdHlp, "error: RTFileWrite -> %Rrc at GCPhys=%RGp.\n", rc, GCPhys);
2852 }
2853 break;
2854 }
2855 }
2856
2857
2858 /* advance */
2859 GCPhys += GUEST_PAGE_SIZE;
2860 pPage++;
2861 }
2862 }
2863 PGM_UNLOCK(pVM);
2864
2865 RTFileClose(hFile);
2866 if (RT_SUCCESS(rc))
2867 return DBGCCmdHlpPrintf(pCmdHlp, "Successfully saved physical memory to '%s'.\n", paArgs[0].u.pszString);
2868 return VINF_SUCCESS;
2869}
2870
2871#endif /* VBOX_WITH_DEBUGGER */
2872
2873/**
2874 * pvUser argument of the pgmR3CheckIntegrity*Node callbacks.
2875 */
2876typedef struct PGMCHECKINTARGS
2877{
2878 bool fLeftToRight; /**< true: left-to-right; false: right-to-left. */
2879 uint32_t cErrors;
2880 PPGMPHYSHANDLER pPrevPhys;
2881 PVM pVM;
2882} PGMCHECKINTARGS, *PPGMCHECKINTARGS;
2883
2884/**
2885 * Validate a node in the physical handler tree.
2886 *
2887 * @returns 0 on if ok, other wise 1.
2888 * @param pNode The handler node.
2889 * @param pvUser pVM.
2890 */
2891static DECLCALLBACK(int) pgmR3CheckIntegrityPhysHandlerNode(PPGMPHYSHANDLER pNode, void *pvUser)
2892{
2893 PPGMCHECKINTARGS pArgs = (PPGMCHECKINTARGS)pvUser;
2894
2895 AssertLogRelMsgReturnStmt(!((uintptr_t)pNode & 7), ("pNode=%p\n", pNode), pArgs->cErrors++, VERR_INVALID_POINTER);
2896
2897 AssertLogRelMsgStmt(pNode->Key <= pNode->KeyLast,
2898 ("pNode=%p %RGp-%RGp %s\n", pNode, pNode->Key, pNode->KeyLast, pNode->pszDesc),
2899 pArgs->cErrors++);
2900
2901 AssertLogRelMsgStmt( !pArgs->pPrevPhys
2902 || ( pArgs->fLeftToRight
2903 ? pArgs->pPrevPhys->KeyLast < pNode->Key
2904 : pArgs->pPrevPhys->KeyLast > pNode->Key),
2905 ("pPrevPhys=%p %RGp-%RGp %s\n"
2906 " pNode=%p %RGp-%RGp %s\n",
2907 pArgs->pPrevPhys, pArgs->pPrevPhys->Key, pArgs->pPrevPhys->KeyLast, pArgs->pPrevPhys->pszDesc,
2908 pNode, pNode->Key, pNode->KeyLast, pNode->pszDesc),
2909 pArgs->cErrors++);
2910
2911 pArgs->pPrevPhys = pNode;
2912 return 0;
2913}
2914
2915
2916/**
2917 * Perform an integrity check on the PGM component.
2918 *
2919 * @returns VINF_SUCCESS if everything is fine.
2920 * @returns VBox error status after asserting on integrity breach.
2921 * @param pVM The cross context VM structure.
2922 */
2923VMMR3DECL(int) PGMR3CheckIntegrity(PVM pVM)
2924{
2925 /*
2926 * Check the trees.
2927 */
2928 PGMCHECKINTARGS Args = { true, 0, NULL, pVM };
2929 int rc = pVM->pgm.s.pPhysHandlerTree->doWithAllFromLeft(&pVM->pgm.s.PhysHandlerAllocator,
2930 pgmR3CheckIntegrityPhysHandlerNode, &Args);
2931 AssertLogRelRCReturn(rc, rc);
2932
2933 Args.fLeftToRight = false;
2934 Args.pPrevPhys = NULL;
2935 rc = pVM->pgm.s.pPhysHandlerTree->doWithAllFromRight(&pVM->pgm.s.PhysHandlerAllocator,
2936 pgmR3CheckIntegrityPhysHandlerNode, &Args);
2937 AssertLogRelMsgReturn(pVM->pgm.s.pPhysHandlerTree->m_cErrors == 0,
2938 ("m_cErrors=%#x\n", pVM->pgm.s.pPhysHandlerTree->m_cErrors == 0),
2939 VERR_INTERNAL_ERROR);
2940
2941 return Args.cErrors == 0 ? VINF_SUCCESS : VERR_INTERNAL_ERROR;
2942}
2943
Note: See TracBrowser for help on using the repository browser.

© 2025 Oracle Support Privacy / Do Not Sell My Info Terms of Use Trademark Policy Automated Access Etiquette